Architectural Exploration and Scheduling Methods
for Coarse Grained Reconfigurable Arrays

Doctoral Dissertation submitted to the
Faculty of Informatics of the Università della Svizzera Italiana
in partial fulfillment of the requirements for the degree of
Doctor of Philosophy

presented by
Giovanni Ansaloni

under the supervision of
Prof. Laura Pozzi

September 2011
Dissertation Committee

Prof. Matthias Hauswirth  Università della Svizzera Italiana, Switzerland
Prof. Mariagiovanna Sami  Università della Svizzera Italiana, Switzerland
Prof. Nikil Dutt  University of California - Irvine, USA
Prof. Paolo Ienne  Ecole Polytechnique Fédérale de Lausanne, Switzerland
Prof. Marco Platzner  Universität Paderborn, Germany

Dissertation accepted on 9th September 2011

Prof. Laura Pozzi
Research Advisor
Università della Svizzera Italiana, Switzerland

Prof. Michele Lanza
PhD Program Director
I certify that except where due acknowledgement has been given, the work presented in this thesis is that of the author alone; the work has not been submitted previously, in whole or in part, to qualify for any other academic award; and the content of the thesis is the result of work which has been carried out since the official commencement date of the approved research program.

Giovanni Ansaloni
Lugano, 9th September 2011
To Lugano, for being there. Twice.
Sarà un bel souvenir

L. Ligabue
Abstract

Coarse Grained Reconfigurable Arrays have emerged, in recent years, as promising candidates to realize efficient reconfigurable platforms. CGRAs feature high computational density, flexible routing interconnect and rapid reconfiguration, characteristics that make them well-suited to speed up execution of computational kernels.

A number of designs embodying the CGRA concept have been proposed in literature, most of them presenting specific, ad-hoc solutions. This thesis instead takes a more general approach, focusing on techniques that can be adapted to arrays having different architectural features, enabling experimental comparisons and exploration of the design space.

At the hardware level, a template virtual prototype, named Expression Grained Reconfigurable Array, is introduced. Instances can be derived from the template at design time, varying the architecture structure as well as the characteristics of its different blocks. Presented design space explorations include the search of an efficient multi-ALU structure to be used as computational cell and exploration of heterogenous elements to support parallel execution of whole kernels.

EGRA instances are defined at the RTL level. This feature makes it possible to simulate their behavior employing a digital simulation environment. The thesis illustrates a co-simulation framework to evaluate whole applications compiled for EGRA-accelerated systems, taking into account the impact of non-kernel code and reconfiguration overhead.

Success of an architecture paradigm strongly depends on the availability of automated strategies to map applications onto it. The thesis tackles mapping issues at two levels: it proposes a recursive algorithm to partition kernels according to available hardware resources, and it presents a novel modulo scheduling framework, which considers combinatorial chains of computation and routing operations.

The thesis touches the areas of architectural exploration, automated kernel mapping and system integration of CGRAs, providing a quantitative analysis of the efficiency of proposed methods over State of the Art ones. It also outlines a comprehensive hardware/software co-exploration framework, able to investigate opportunities and pitfalls of coarse grained reconfiguration.
Acknowledgements

Four years of hard work have borne their fruits. One of them is, of course, this thesis, a compendium of the efforts that challenged me along the way. Others are less tangible, but not less precious: the experience I gathered on identifying worthwhile research questions and investigating them is maybe the single most important result of my studies.

During all of the PhD, my advisor Laura Pozzi has been invaluable in leading me by example; for her guidance, and for constantly being present with the right advice, she will always have my gratitude.

Many people have helped me progress on my research path, either through collaborations, informal discussions or by lifting my morale in time of need. I won’t try to list them, with the risk of leaving someone out, but to everyone goes my appreciation for making USI-Lugano such a great work environment.

Nikil Dutt and his group at UC Irvine were fundamental in opening new horizons and better my research. Their kindness and their help have been a great gift.

Because the apple never falls far from the tree, I wish to thank Dante and Antonietta.

Finally, no words are enough to thank Simona for her love, and for making my life beautiful.
# Contents

List of Figures xv
List of Tables xix
1 Introduction 1
2 Background and Motivation: Explicitly Parallel Architectures 5
  2.1 The end of frequency scaling 5
  2.1.1 Power wall 6
  2.1.2 Verification wall 7
  2.2 Beyond single cores 7
  2.3 Multi-cores 9
  2.4 GPGPUs 10
  2.5 Field Programmable Gate Arrays 12
    2.5.1 Embedded FPGAs 13
    2.5.2 CGRAs 13
  2.6 A conceptual comparison 14
3 Coarse Grained Reconfigurable Arrays: State of the Art 17
  3.1 CGRA architectures 18
    3.1.1 Linear arrays 18
    3.1.2 Mesh arrays 19
    3.1.3 Homogeneous and heterogeneous arrays 20
    3.1.4 CGRA design space and its exploration 20
  3.2 Computational kernels processing and scheduling 21
    3.2.1 Identification and technology mapping 21
    3.2.2 Partitioning 22
    3.2.3 Scheduling 23
  3.3 System Integration 24
4 The EGRA template: CGRA Architectural Design Space Exploration 27
  4.1 Introduction 27
  4.2 Related work 31
  4.3 RAC architecture 32
    4.3.1 Cell architecture 32
5 Application Mapping: Branch-and-bound Partitioning and Slack-aware Scheduling on Coarse Grained Arrays

5.1 Introduction .................................................. 53
5.1.1 Kernels scheduling on CGRAs ................................. 54
5.1.2 Kernels partitioning ........................................... 54
5.2 Related Work .................................................. 57
5.2.1 Scheduling .................................................... 57
5.2.2 Partitioning .................................................... 58
5.3 Slack-Aware Scheduling Framework ......................... 59
5.3.1 Expansion of the input DFG .................................. 59
5.3.2 Generation of an initial schedule ............................ 60
5.3.3 Calculating the cost of a schedule ......................... 61
5.3.4 Iterating in search of a valid solution .................... 62
5.4 Slack-aware Scheduling evaluation .......................... 62
5.4.1 Test architectural parameters ............................... 62
5.4.2 Experimental methodology ................................. 64
5.4.3 Automatically generated data flow graphs .................. 64
5.4.4 Kernels from benchmark applications ..................... 67
5.5 Kernels partitioning framework ............................. 67
5.5.1 Problem formalization ...................................... 67
5.5.2 Single cut identification .................................... 69
5.5.3 Exact multiple cuts identification ......................... 70
5.5.4 Iterative multiple cuts identification ..................... 71
5.5.5 Greedy partitioning ........................................ 72
5.6 Partitioning experimental evaluation ....................... 72
5.7 Conclusion ..................................................... 74

6 System Integration: EGRA as Intelligent Memory

6.1 Introduction .................................................. 77
6.2 Related Work .................................................. 79
6.3 EGRA-host communication ................................... 79
6.4 Hardware-Software platform ............................... 81
6.4.1 Software components ...................................... 82
6.4.2 Hardware components ..................................... 83
6.5 Experimental results ........................................ 84
6.6 Conclusion ..................................................... 87
7 Concluding Remarks and Possible Extensions 89
  7.1 Local register files ......................................................... 90
  7.2 Energy and power consumption .......................................... 90
  7.3 Configurations and data transfer overhead .......................... 90
  7.4 Architectural meta-model .................................................. 91

Bibliography 93
Figures

1.1 CGRAs are inspired by fine grained reconfigurable arrays. They are tailored to map computational kernels, instead of boolean functions. ........................................ 2

1.2 Shaded boxes illustrate the conceptual flow of architectural evaluation and application mapping for coarse grained meshes. The thesis proposes novel approaches on multiple aspects in the field (white boxes). .................................................. 3

2.1 Microprocessor clock rates of intel products vs. projects from the international roadmap for semiconductors in 2005 and 2007 [ITRS 2007]. ......................... 6

2.2 Moore's law keeps progressing, as smaller fabrication technologies allow for more and more transistors to be integrated on the same die, but traditional sources of performance improvements (ILP and clock frequencies) have reached a plateau [ITRS 2007]. .................................................. 8

2.3 A typical CPU and GPU block scheme: the GPU devotes more transistors to data processing (from NVIDIA Corp. [2010b]). ........................................ 10

2.4 Floating-Point Operations per Second for the CPU and GPU (data from NVIDIA Corp. [2010b]). .......................................................... 11

2.5 Field Programmable Gate Array Evolution (from Xilinx Corp.). ................. 12

2.6 Morhosys: an example CGRA mesh [Lee et al. 2000]. .......................... 13

3.1 Conceptual comparison of different CGRAs, with respect to granularity of tiles and mesh heterogeneity. The EGRA template introduced in Chapter 4 presents a high degree of coarseness and heterogeneity. ................................. 18

3.2 Application mapping on CGRAs: kernel identification, technology mapping, partitioning, scheduling. .................................................. 21

4.1 Parallel between the evolution of fine grained architectures' cells from simple gates to FPGAs' LUTs (a and b), and the evolution of CGRAs' cells from single ALUs to RACs, proposed here (c and d). ................................. 29

4.2 Parallel between the evolution of fine grained architectures' meshes from homogenous to heterogenous (a, b and c), and the evolution of CGRAs' meshes to the EGRA proposed here (d, e and f). ........................................ 30

4.3 Datapath of the Reconfigurable ALU Cluster. ....................................... 33
4.4 Programming a RAC. This example shows how two ALUs can be connected to compute an unsigned subtract with saturation, \((X \geq Y) \ ? X - Y : 0\). The node computing the subtraction also performs the comparison. The multiplexer node B uses both the data output and the unsigned >= flag of the subtraction node A. .......................................................... 34

4.5 Speedups obtained by 872 RAC configurations on rawcaudio ........................................ 37
4.6 Speedups obtained by 872 RAC configurations on rawaudio ........................................... 37
4.7 Speedups obtained by 872 RAC configurations on des ....................................................... 38
4.8 Speedups obtained by 872 RAC configurations on sha ...................................................... 38
4.9 RAC design of the maximum-speedup Pareto point configuration, for a) rawaudio; b) rawcaudio; c) crypto benchmarks (des, sha); d) all four benchmarks. ................................. 39
4.10 Manually derived spatial place-and-route of rawaudio, for two cell designs. a) RACs as in Figure 4.9a. b) Each RAC only has one ALU. Straight arrows represent nearest neighbour connections, angled arrows refer to bus lines. .......................... 39
4.11 EGRA instance example: a 5x5 mesh with 15 RACs, 6 memory cells and 4 multipliers. .......................................................... 41
4.12 autcor loop kernel DFG: a) clustering; b) scheduling; c) place and route. ......................... 42
4.13 Speedup obtained on custom-tailored and generic EGRA instances executing benchmark kernels. .......................................................... 45
4.14 Comparison of speedups obtained by EGRAs with different characteristics: fully-featured instances, single-ALU instances and EGRAs without embedded memories. 46
4.15 Area occupation of EGRA instances used to execute the benchmark kernels. .................. 50
4.16 Kernel iteration execution time of benchmark application over EGRA instances. .............. 50

5.1 a) registered and b) unregistered routing through a CGRA mesh. ........................................ 55
5.2 Pseudo-code and related DFGs of a small computational kernel, for the sake of an example, (a) before and (b) after partitioning. Partitioning causes a decrease in the size and depth of the graphs to be mapped onto hardware, but it increases their memory needs, as each edge crossing partition boundaries requires memory to store data passed between sub-kernels. ........................................ 56
5.3 a) An example DFG and b) Its slack-aware mapping on a 3x2 heterogeneous EGRA. 59
5.4 Routing nodes insertion on a DFG, with the annotation of the critical path length relative to the clock period. .................................................. 60
5.5 a) Expanded DFG mapping on the scheduling space. b) After redundant nodes deletion. c) Resulting DFG with annotation of routing times. The combinatorial chain of nodes 2 and 8 violates the timing constraint. ................................. 61
5.6 a) Slack Violation Table and b) Modulo Resource Table derived from the scheduling space in Figure 5.5 .......................................................... 61
5.7 Example EGRA instance composed of 2 multipliers, 4 memory cells and 14 RACs, used for slack-aware scheduling evaluation. .................................................. 63
5.8 Slack-aware vs. slack-oblivious using modulo and spatial scheduling strategies: success rate of test DFGs. .................................................. 65
5.9 Slack-aware vs. slack-oblivious using a) modulo and b) spatial scheduling strategies: achieved Initiation Interval. .................................................. 65
5.10 Sub-kernel depth is limited by available control words: \( \text{Depth}(DFG) \) words are necessary if iterations are mapped in sequence (left), while \( 2 \times \text{Depth}(DFG) - 1 \) are used when employing modulo scheduling (right). ........................................ 68

5.11 Single cut identification: a non-convex cut (a) and a cut with one memory reference and two outputs (b). ................................................................. 68

5.12 Single cut identification: abstract search tree of the DFG in Figure 5.11, considering \( \text{MaxSize} = 3, \text{MaxMems} = \text{MaxDepth} = 2 \). 0 \( \rightarrow \) node not included in cut, 1 \( \rightarrow \) node included. ................................................................. 70

5.13 Abstract search tree for multiple cuts identification. ................................................................. 70

5.14 \text{fft} partition using a) iterative/exact and b) greedy methodologies, considering 
\( \text{Maxsize} = 11, \text{MaxMems} = 5, \text{MaxDepth} = \infty \). Iterative and exact partitioning result in 3 cuts, greedy partitioning in 7. ................................................................. 72

5.15 Top: partitioning quality using exact, iterative and greedy algorithms. Bottom: 
efforts required to reach solution using iterative and exact algorithms. Varying 
\( \text{MaxMems} \) with \( \text{Maxsize} = \lfloor V \rfloor / 2, \text{MaxDepth} = \infty \). ........................................... 73

5.16 Top: partitioning quality using exact, iterative and greedy algorithms. Bottom: 
efforts required to reach solution using iterative and exact algorithms. 
Varying \( \text{Maxsize} \) with \( \text{MaxMems} = 5 \) for all benchmarks except viterbi, dct 
(\( \text{MaxMems} = 6 \)) and idct (\( \text{MaxMems} = 7 \)). \( \text{MaxDepth} = \infty \). ........................................... 73

5.17 Top: partitioning quality using exact, iterative and greedy algorithms. Bottom: 
efforts required to reach solution using iterative and exact algorithms. 
Varying \( \text{MaxDepth} \) with \( \text{MaxMems} = 5 \) for all benchmarks except viterbi, dct 
(\( \text{MaxMems} = 6 \)) and idct (\( \text{MaxMems} = 7 \)). \( \text{Maxsize} = \infty \). ........................................... 74

5.18 Partition of dct, iterative strategy, with \( \text{Maxsize} = 30, \text{MaxMems} = 7, \text{MaxDepth} = 10 \). ................................................................. 75

6.1 Example of an EGRA instance architecture and interface .......................... 78
6.2 Generic EGRA cell block scheme .......................................................... 81
6.3 Block scheme of the EGRA Hw-Sw co-simulation framework ............................. 82
6.4 Example of kernel computation (from histogram benchmark): original C code 
(a), execution on EGRA instance (b). .......................................................... 83
6.5 IMem vs. explicit data transfer speedup over benchmark kernels ..................... 86
6.6 IMem vs. explicit data transfer speedup over benchmark applications ............. 86
## Tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.1</td>
<td>Comparison of explicitly parallel computing platforms and their evolution</td>
<td>14</td>
</tr>
<tr>
<td>4.1</td>
<td>List of supported opcodes</td>
<td>34</td>
</tr>
<tr>
<td>4.2</td>
<td>Datapath area and delay for different RAC configurations</td>
<td>35</td>
</tr>
<tr>
<td>4.3</td>
<td>Performance of placed and routed rawaudio kernel on EGRA instances</td>
<td>40</td>
</tr>
<tr>
<td>4.4</td>
<td>Performance of placed and routed rawaudio kernel on EGRA instances</td>
<td>40</td>
</tr>
<tr>
<td>4.5</td>
<td>Performance of placed and routed sha kernel on EGRA instances</td>
<td>40</td>
</tr>
<tr>
<td>4.6</td>
<td>Characteristics of EGRAs optimized for different benchmarks</td>
<td>43</td>
</tr>
<tr>
<td>4.7</td>
<td>Synthesized EGRA instances area and critical path</td>
<td>44</td>
</tr>
<tr>
<td>4.8</td>
<td>Initiation Interval (II) and parallelism achieved by loop kernels executing on the EGRA</td>
<td>44</td>
</tr>
<tr>
<td>4.9</td>
<td>Scratchpad and memory-cells based EGRA instances characteristics, tailored to different benchmark kernels</td>
<td>48</td>
</tr>
<tr>
<td>4.10</td>
<td>Achieved performance of scratchpad and memory-cells based EGRA instances executing benchmark kernels</td>
<td>49</td>
</tr>
<tr>
<td>5.1</td>
<td>CGRA scheduling methodologies</td>
<td>57</td>
</tr>
<tr>
<td>5.2</td>
<td>Critical path delay of different RAC operations</td>
<td>64</td>
</tr>
<tr>
<td>5.3</td>
<td>Critical path delay resulting from data routing, multiplication and memory cells read/write operations</td>
<td>64</td>
</tr>
<tr>
<td>5.4</td>
<td>Experimental framework</td>
<td>65</td>
</tr>
<tr>
<td>5.5</td>
<td>Schedulability and performance of benchmark DFG kernels scheduled using different methods</td>
<td>66</td>
</tr>
<tr>
<td>5.6</td>
<td>Benchmarks characteristics</td>
<td>71</td>
</tr>
<tr>
<td>5.7</td>
<td>Relative cut size comparison aggregated by benchmark</td>
<td>76</td>
</tr>
<tr>
<td>6.1</td>
<td>Synopsis of machine description parameters</td>
<td>80</td>
</tr>
<tr>
<td>6.2</td>
<td>Characteristics of EGRAs optimized for different benchmarks</td>
<td>84</td>
</tr>
<tr>
<td>6.3</td>
<td>Speedups over kernels execution</td>
<td>84</td>
</tr>
<tr>
<td>6.4</td>
<td>Area and critical path of EGRAs optimized for different benchmarks</td>
<td>85</td>
</tr>
</tbody>
</table>
Chapter 1

Introduction

Reconfigurable (or field-programmable) arrays are modular architectures that can perform execution of applications in a spatial way, much like a fully custom integrated circuit, but retain the flexibility of programmable processors by providing the opportunity of reconfiguration.

Commercially available reconfigurable arrays, like FPGAs (Fields Programmable Gate Arrays), are designed as a matrix of look-up tables and flip-flops that can be programmed on site to perform different functionalities, dictated by a configuration bitstream. FPGAs have enjoyed growing success as technology scalings made them suited for increasingly complex tasks, and it is now not uncommon for them to embed a whole microcontroller system (System on a Programmable Chip, SOPC). Commercially available FPGAs, proposed by vendors such as [Altera 2011] and [Xilinx 2011], are today used in a wide range of applications, spanning from simple glue-logic replacement, to digital signal processing, to run-time reconfigurable SOPCs.

The ability to support application-specific features that are not "set in stone" at fabrication time would suggest reconfigurable architectures as good candidates for being integrated in computing systems as customizable accelerators. Nonetheless, the bit-level reconfigurability they present results, for most applications, in a huge performance penalty with respect to fixed implementations.

Coarse Grain Reconfigurable Arrays (CGRAs) narrow the performance gap of fine grained arrays with respect to ASICs by employing coarser basic elements, thus minimizing the overhead due to reconfiguration and the unavoidable difference in efficiency of reprogrammable architectures with respect to single-function ones.

They propose a paradigm shift with respect to FPGAs: instead of considering boolean formulas (in turn representing gates and connections of a digital circuit) and mapping them onto a mesh composed of look-up tables, CGRAs accept as input a Data Flow Graph (DFG) describing operations and their dependencies, usually extracted from the single-assignment intermediate representation of a software loop. The application DFG is then mapped on an array of computing elements, embedding one or more ALUs. Figure 1.1 graphically shows similarities and differences between fine and coarse grained reconfigurable arrays.

Research has been fervent in the coarse grained field in recent years; nonetheless many aspects are still to be investigated, partially due to the complex, multi-faceted task of devising both an efficient CGRA structure and an automated strategy to map applications on it. The two aspects are tightly intertwined, and the thesis presents contributions on both of them.

The first contribution, described in Chapter 4, is the introduction of a hardware template.
Figure 1.1. CGRAs are inspired by fine grained reconfigurable arrays. They are tailored to map computational kernels, instead of boolean functions.

(the EGRA, Expression Grained Reconfigurable Array), developed to investigate the CGRA architectural design space. The chapter reports comparative studies of different CGRA configurations, derived from the template: its first part deals with the evaluation of the performance of diverse computing cells to be employed as CGRA tiles, varying their coarseness from single ALUs to complex ALU clusters. Entire, heterogeneous meshes and their performance when executing benchmark kernels are then considered. A third study compares different arrangements to support embedded memories in a coarse-grained mesh, using either a multi-ported dedicated memory on the side of the array, or memory cells scattered inside it.

The CGRA concept is especially promising in scenarios where intensive, well defined loops (kernels) dominate execution time. The second thesis contribution, described in Chapter 5, presents a novel methodology to schedule kernels on CGRAs. The technique allows for fully heterogeneous meshes to be targeted; additionally, it supports combinatorial chaining of computation and routing, increasing schedulability and run-time performance of mapped kernels. Also in Chapter 5, a branch-and-bound approach is introduced to partition computational kernels under the tight architectural constraints typically present in the CGRA scenario, so that complex DFGs can be divided into cuts, whose size matches the capabilities of the underlying hardware.

The last thesis contribution, detailed in Chapter 6, investigates system-level performance of platforms embedding a CGRA accelerator. It describes a hardware/software co-simulation framework, instrumental in investigating speedups obtained by CGRA-enabled systems over entire benchmarks. The framework integrates the RTL model of a coarse grained reconfigurable array in a System-on-a-chip (SoC), for which standard C code can be compiled and resulting execution accurately simulated. In this way, whole computing systems can be evaluated when running complete applications, including their non-kernel (non-accelerated) parts, and overheads due to configurations and data transfers.

1The notion of whether a loop is "well defined" in this context is not univocal, but always implies that it does not contain recursions and calls to functions that are not in-lined.
The different challenges addressed by the thesis conceptually belong to a unified landscape; Figure 1.2 illustrates it, highlighting the thesis contributions and their mutual relations. Work exposed in this thesis builds on previous research (Bonzini and Pozzi [2008], Bonzini and Pozzi [2007]) on instruction set extension identification and rewriting. Techniques introduced in these papers are adapted and expanded in the context of CGRAs in Bonzini et al. [2008]; the interested reader can refer to these works for a detailed description of the front-end compilation steps targeting the proposed EGRA template.

Novel research is here introduced and detailed at the compilation back-end level, addressing application partitioning and scheduling, and at the architectural level, leveraging the EGRA template parametric nature. The approach is cross-fertilizing: hardware features, and software techniques exploiting them, can be evaluated when applied to each other, either exploring the efficiency of a compilation framework on a target CGRA platform, or evaluating diverse hardware solutions when executing compiled kernels. This holistic view was essential in driving the research exposed in Chapters 4-6.
Content of the thesis is organized as follows: Chapter 2 acknowledges the increasing interest in the research community for the opportunities and challenges of explicitly parallel architectures, a broad field of which coarse grained reconfigurable arrays are part. It justifies why the software-level sequential abstraction has become untenable in recent years, and how different approaches have tackled explicit parallelism, highlighting conceptual differences and similarities. Chapter 3 narrows its focus to the CGRA research field, giving an overview of proposed architectures and application mapping methods, relating research presented in the thesis with the State of the Art.

Chapter 4 details the developed architectural template and related cell- and mesh-level architectural explorations, while Chapter 5 describes novel strategies for kernel partitioning and scheduling. Chapter 6 proposes a hardware/software co-simulation flow for CGRA-accelerated systems evaluation. Finally, concluding remarks are given in Chapter 7, wrapping up the thesis content and suggesting future directions to expand the presented work.

Some of the research strategies and related experimental evidence being part of the thesis have been published in peer-reviewed conference proceedings and journals: the coarse grained architectural template has been the focus of Ansaloni, Bonzini and Pozzi [2008a], Ansaloni et al. [2009] and Ansaloni, Bonzini and Pozzi [2011], while the scheduling framework was introduced in Ansaloni, Tanimura, Pozzi and Dutt [2011]. The CGRA partitioning strategy is a recent development, a related paper describing it has been submitted (Ansaloni and Pozzi [2011]). Also relevant to this thesis are two non-peer reviewed papers: Ansaloni, Bonzini and Pozzi [2008b] and Ansaloni, Najvirt and Pozzi [2008], the latter exploring system simulation issues.
Chapter 2

Background and Motivation: Explicitly Parallel Architectures

2.1 The end of frequency scaling

In the past decades, the performance of sequential computing has increased at an exponential pace, achieving a 100 billion speed-up in a sixty years span. Performance has doubled roughly every 18 months, thanks to technology advancements that made available faster and smaller transistors at each technology node. Increased transistor switching speed increased ICs clock frequency, while greater integration made possible for complex control circuitry to mask execution parallelism at the micro-architectural level, maintaining the illusion of sequential execution at the application level.

Asanovic et al. [2009] argue that, during these years of exponential growth, the major architectural concern was to maintain this abstract sequential interface toward applications above all other considerations. According to Asanovic, increased transistor count and power dissipation were secondary matters, as long as the programming model remained unchanged. Superscalar machines presenting out-of-order execution and speculative execution, prefetching and deep cache hierarchies were common design choices to realize high-performance microprocessors, all in an effort to increased performance while preserving the sequential programming model, even at the expenses of computational efficiency.

The trend was particularly evident in the general purpose domain (comprising CPUs for desktop and laptop computers) but present even in the embedded systems one, as applications evolved from simple controllers to complex multimedia machines. In fact, even if power efficiency is always been an important factor for embedded and mobile appliances, the complexity and computing power of high-end embedded processors has risen sharply in the past years, forcing designers to adopt complex strategies to constrain power and energy consumption.

The sequential programming model could be stretched until two fundamental limits were reached: the power an integrated circuit can dissipate in a practical way, and the ever increasing cost of design and verification of complex digital circuitry. The first limit is often referred to as the "power wall" in literature, while the second is termed the "verification wall". The two walls forced an abrupt change in the way computation is performed by hardware ICs and programmed in software, terminating the race to higher and higher clock frequencies that
2.1 The end of frequency scaling

Figure 2.1 reflects this shift, plotting the projected microprocessor clock rates of the International Technology Roadmap for Semiconductors in 2005 and in 2007 (ITRS [2007]). The 2005 prediction was that clock rates should have exceeded 10GHz in 2008, reaching 15GHz in 2010. Note that Intel products were in 2008 far below even the conservative 2007 prediction.

2.1.1 Power wall

Up until about 2003, exponential increase in processor performance has been fed by constant electric field frequency scaling. In those years, as process geometries scaled downward, the capacitance of transistors also scaled down, in turn driving in the same direction voltage supplies and transistor threshold voltages. These effects combined meant that smaller transistors were invariably faster ones, without sacrificing power consumption.

As manufacturers have shrunk chip features below the 90 nm scale, however, the technique began to reach its limits as thresholds could not be scaled indefinitely without hampering the ability of transistors to block current when in the inactive state, resulting in more and more current leaking through digital circuits, even when no transistor activity is performed.

Leakage currents put a hard limit in reduction of threshold voltages, and this in turn meant the supply voltage could not be reduced correspondingly. Processors soon started hitting the power wall, as adding more transistors to a core gave only incremental improvements in serial performance, while adding up in the total power budget.

The issue of power density has become the dominant constraint in the design of new processing elements, and ultimately limits clock frequency growth for future microprocessors. The

---

1 Some chip designs, such as the Intel Tejas, were ultimately cancelled due to power consumption issues.
direct result has been a stall in clock frequency that is reflected in the flattening of the performance growth rates of individual cores starting in 2002 (as noted by Shalf [2007]). This contributed to a significant course correction in the IT semiconductor roadmap (see again Figure 2.1) reflecting the reduced prominence of single-core performance respect to the overall computing capability of systems comprising multiple, parallel cores.

2.1.2 Verification wall

Technology issues, like current leakage, are one factor forcing the IC industry to embrace explicit parallelism; but design cost considerations are as much as important. In the era of constant electric field frequency scaling, single core designs became increasingly complex, adding hardware control features to hide parallelism below the instruction set: out-of-order execution (and related reordering buffers), sophisticated caching mechanism and other latency-hiding circuitry fueled the increase in core transistor count and the design cost of new ICs.

The number of transistor that can be integrated on a single die and the efficiency in designing them both grew exponentially in the past years, but automation in the design process followed a slower curve than Moore's law, leading to what is commonly known as design-productivity gap. Consequence of the gap was skyrocketing cost for new cores (Kahng [2001]), as design and verification efforts made ever more sophisticated single cores a less viable solution to increase performance, leading the way for multi-core designs whose single elements can be independently designed and verified, leaving only the on-chip interconnect study as a global problem.

Finally, as transistors physical dimensions continue to shrink, random defects are becoming more common, due to random process variations. The trend favors systems composed of simple, modular elements over ones composed of bigger and more complex ones, because single points of failure are reduced in the former case, resulting in more resilient ICs whose performance is less impacted by low chip yield.

2.2 Beyond single cores

The power and verification walls force a change in the traditional programming model, the only way out being explicit parallelism: breaking the sequential programming abstraction as was taken for granted in the past decades. It is however not clear what kind of computing architecture should take its place. Considerable effort has been undertaken by the research community as well as commercial vendors to go beyond the single processing core paradigm.

Three trends can be identified:

- Thanks to shrinking fabrication technologies, multiple, fully featured cores can be realized and interconnected on the same die. The strategy is one of incremental evolution of single core designs.

- A more radical approach is the emergence of many-cores. These parallel architectures derive from fixed function Graphic Processing Units, but present flexible computing capabilities. They are increasingly successful in speeding up execution of applications that can be decomposed in a large number of independent threads.
Beyond single cores

2.2

Figure 2.2. Moore’s law keeps progressing, as smaller fabrication technologies allow for more and more transistors to be integrated on the same die, but traditional sources of performance improvements (ILP and clock frequencies) have reached a plateau [ITRS 2007].

- An even more disruptive path derives its roots from reconfigurable architectures such as Field Programmable Gate Arrays (FPGAs). Research and commercial efforts in this field is two-pronged: on one side, FPGA-like structures are embedded inside microprocessors to perform fast bit-width data manipulation in a parallel way. On the other, studies have focused on specialized arrays for speeding up arithmetic computations, maintaining a flexible connection scheme akin to traditional FPGAs, but employing a sea of ALUs (instead of look-up tables) to parallelize execution. ICs realizing this last paradigm are termed Coarse Grained Reconfigurable Arrays (CGRAs).

All three strategies aim at boosting execution performance through parallelization, going beyond micro-architectural Instruction Level Parallelism, which has indeed flattened since 2000 (Figure 2.2). Nonetheless, they achieve parallelization at different levels: multi-core architectures maintain backward compatibility, allowing for legacy serial applications to be run on a single core, and mostly delegating load balancing on multiple cores to the Operating System or leveraging specialized APIs to realize application level parallelism. Multi-cores are well-suited for a general-purpose computing, and this path is indeed followed by major manufacturers of desktop microprocessors, like Intel [Intel Corp., 2006] and AMD [AMD Corp., 2005].

Many-core architectures present quite different characteristics. The closest industrial embodiment of the many-core concept is the General Purpose Graphics Processing Unit (GPGPU). It is constituted by hundreds of processing elements, sharing memory space and each executing private threads. GPGPUs are an evolution of fixed-function GPUs, employing programmable processing elements instead of dedicated pipelines. Their increased flexibility (with respect to earlier GPUs) make them attractive solutions for a wide range of massively parallel applica-
2.3 Multi-cores

Once the power and verification walls put a limit to the complexity of individual cores, major microprocessors manufacturers shifted their focus to the integration of multiple, smaller and power efficient cores on the same die, considering it the only way to take advantage of ever increasing numbers of transistors available on chip and sustain performance scaling.

The frequency scaling trend has been substituted by core count scaling, with doubling the number of processors, or cores, at each technology generation. The incremental path towards multi-core chips (two, four, or eight cores) has forced the software industry to expose parallelism to application developers explicitly. Applications developed for multi-cores aim at maximizing performance by distributing their loads on multiple units; legacy code can still be supported on single units, even if their run-time performance is far from optimal.

OS-managed load balancing, in fact, becomes increasingly inefficient as the number of cores scales, because granularity applied at task level is just too coarse to make an efficient use of resources in many cases; consequently, efforts have been undertaken to expose parallelism management to application programmers. Two different approaches have been pursued towards this goal: either based on explicit APIs, or relying on code annotation.

MPI (HP Corp. [2007]) is an implementation of the first strategy; it defines library function to support development of parallel code. It is highly successful in the high-end technical computing community, where clusters of multi-core processors are common, but requires consider-
able effort in deriving efficient implementations when applications must be ported to multiple architectures. Even when the target architecture is fixed, application parallelization is far from trivial, as care must be taken to manage communication and access to shared resources to avoid concurrent programming errors like deadlocks.

Goal of OpenMP (Chapman et al. [2008]) is to assist programmers in the parallelization process allowing for incremental code transformations (starting from a sequential version). It relays on pragma annotations to state which sections should be executed parallelly, which data should be private and how execution should be synchronized.

2.4 GPGPUs

Multi-cores break the sequential paradigm exposing explicit parallelism to software, but retain fully featured processing elements, able to execute general purpose code; the approach maintains compatibility with serial applications and does not restrict their generality with respect to single core microprocessors. In multi-cores, core number is restricted by their complexity, as a large amount of control logic makes impossible to effectively lower transistor count per core more than a (rather high) threshold, in turn limiting multi-cores performance when executing applications that expose massive parallelism. Integration of hundreds or thousands of cores on a single die is possible only if dedicated architectures executing special purpose applications are considered; to distinguish them from multi-cores, this family of ICs are termed many-cores.

Many-core architectures use much simpler, lower-frequency cores than the fully-featured processors used in multi-cores, resulting in more substantial power and performance benefits. Moreover, the presence of many simple computing units, lacking complex control and caching mechanisms, makes it possible to devote a larger portion of resulting ICs to actual computation than is feasible with multi-cores (Figure 2.3).

In many-cores, hundreds to thousands of computational threads per chip are possible, each executing on a small data set in parallel and allocated to individual cores with little inter-core communication. Long-latency loads and stores to main memory can then be masked by shuffling threads execution on the computing units, instead of deep cache hierarchies. Ultimately, these architectures enable an exponential growth in explicit parallelism, and their performance increase is greatly outpacing general purpose microprocessors, as shown in Figure 2.4.
Obtaining maximum speedup out of an application mapped on a many-core platform requires for application developers knowledge of the underlying architecture. In particular, problems must be properly parallelized and care must be taken to adapt them to many-cores’ tricky memory structure, which is explicitly exposed to the programmer and is more akin to software-managed scratchpad memories than traditional caches.

The industrial incarnation of the many-core paradigm is the General Purpose Graphics Processing Unit. GPGPUs evolved from graphic processors in the last decade, when GPU manufacturers replaced fixed custom pipelines of previous generation GPUs with a mesh of more general-purpose processing cores. Whereas traditional GPUs only specialized in drawing an image data to the screen, modern GPGPUs cores can be programmed, using a variant of C Code. The most popular software environment for GPGPU programming are C for CUDA (NVIDIA Corp. [2010a], a proprietary framework developed by NVIDIA) and OpenCL (NVIDIA Corp. [2010b], a collaborative effort managed by the Khronos Group). Both frameworks enable application developers to directly interface with many-core hardware and execute parallel applications on it.

GPGPUs are able to address problems presenting high data parallelism and arithmetic intensity, which is the ratio of arithmetic operations with respect to control and memory ones. Cluster of cores in a GPGPU execute in a SIMD (Single Instruction Multiple Data) fashion, minimizing the required control flow logic. Many applications that process large data sets can use a data-parallel programming model to speed up computations: in traditional GPU applications, like 2D and 3D image processing, large sets of pixels and vertices are mapped to parallel threads; added flexibility in GPGPUs made possible for many algorithms outside the field of image rendering and processing to be parallelized.
Increasing interest in porting non-graphics applications to GPGPUs is a consequence of the growing gap in peak performance between microprocessors and graphic units. Even if extracting maximum performance from GPGPU hardware requires considerable effort, encouraging results have been reported in accelerating scientific workloads, like molecular dynamics (Elsen et al. [2006]) and Monte Carlo simulations (Preis et al. [2009]).

2.5 Field Programmable Gate Arrays

FPGA architectures are meshes of logic elements, each embedding look-up tables (LUTs) and flip-flops, connected by configurable switch-boxes. The actual boolean function implemented by each LUT and how logic elements are connected with each other determines the desired functionality, as dictated by a program bitstream. Functionalities can be defined by application designers using HDLs or system-level tools like SOPCBuilder (Altera [2010]), and can be changed on the field, or even remotely.

FPGAs have enjoyed a tremendous success in the past decade, as integration allowed for increasingly complex circuits to be mapped onto them. Moreover, specialized units (hard macros) have been added on the side of the sea of logic elements: among them, embedded memories, DSP units and whole microprocessors are the most common.

As illustrated in Figure 2.5, this "bigger and better" evolution have greatly enlarged the possible application fields of FPGAs: historically, reconfigurable chips were first introduced to substitute discrete elements on PCB boards, performing glue logic among other ICs. The availability of greater number of resources have enabled them to implement more complex tasks, like the integration of custom peripherals. Since dedicated hardware blocks have become available, even some performance-critical functionalities, like Digital Signal Processing (DSP), can be efficiently mapped on FPGAs.

Starting around 2002, processors embedded into FPGAs, and the possibility to reconfigure only portions of high-end meshes, made possible for powerful SoCs to be realized on a single chip, tightly integrating software and (reconfigurable) hardware tasks. Today FPGAs present
Figure 2.6. Morhosys: an example CGRA mesh [Lee et al., 2000].

many complex functionalities, and vendors are targeting different markets with specialized IC families, being them either logic, DSP or memory intensive.

2.5.1 Embedded FPGAs

As commercial FPGAs became bigger and added more capabilities, some research efforts focused instead on small reconfigurable IP blocks, to be encapsulated in strategic positions inside traditional SoCs (Wilton and Saleh [2001]). Systems with hardware programmable parts, in fact, can implement flexible peripherals, bus interfaces and/or processing units inside cores, becoming more adaptable to different applications (Magarshack and Paulin [2003]).

Embedded FPGAs (eFPGAs) have different constraints with respect to traditional ones: in particular, to maintain performance level comparable to the SoC of which they are part, energy consumption must be minimized, utilizing specialized architectural organizations as the one proposed by Kusse and Rabaey [1998].

Reconfiguration times are also an issue, especially when eFPGAs are employed close to the computational core. In this setting, overlapping computation and configuration to mask overhead becomes mandatory, an example being the Chimaera configurable functional unit introduced by Hauck et al. [1997], which provides eight independently reconfigurable cores able to enrich a host instruction set with custom operations.

2.5.2 CGRAs

While flexibility is the major driver for FPGA adoption in different scenarios, they nonetheless present other desirable features. In particular, their parallel nature makes them good candidates for implementing reconfigurable accelerators; indeed some tasks, relaying on bit-width manipulation (like cryptographic algorithms), present high performance when mapped
Table 2.1. Comparison of explicitly parallel computing platforms and their evolution

<table>
<thead>
<tr>
<th>Architecture</th>
<th>Application Field</th>
<th>Parallel</th>
<th>Efficient</th>
<th>Evolution</th>
<th>Application Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single-core</td>
<td>General Purpose</td>
<td>no</td>
<td>no</td>
<td>Multi-core</td>
<td>General Purpose</td>
</tr>
<tr>
<td>GPU</td>
<td>Graphic Processing</td>
<td>yes</td>
<td>yes</td>
<td>Many-core</td>
<td>Parallel Computing</td>
</tr>
<tr>
<td>FPGA</td>
<td>Reconfigurable</td>
<td>yes</td>
<td>no</td>
<td>eFPGA</td>
<td>Embedded Systems (Reconf. IP Macros)</td>
</tr>
</tbody>
</table>

onto them. Other applications, like DSP, can make good use of hardwired macros to increase throughput.

In the general case, however, execution of arithmetic operations on FPGA meshes is quite inefficient, due to their bit-width granularity. This application scenario would be especially interesting to implement parallel execution of small, compact loops characterizing embedded systems applications; to support it, dedicated arithmetic units, small reconfiguration time and streamlined control logic is needed.

Architectures embodying the concept are named Coarse Grained Reconfigurable Arrays. They are composed of meshes of ALUs (instead of FPGAs’ logic elements) and provide word- (instead of bit-) level routing. These characteristics have important consequences, as they increase their efficiency when mapping computational kernels derived from software applications. Figure 2.6 provides the architectural block scheme of Morphosys (Lee et al. [2000]), a representative CGRA mesh.

CGRAs can be either considered as VLIW machines employing a large number of functional units and presenting a sparse interconnection scheme, or as special-purpose FPGAs, targeting arithmetic-intensive operations. A third perspective is to regard them as many-core architectures whose units are not assigned one or more thread each, but instead collaborate in the execution of an application using a dynamic local interconnect.

2.6 A conceptual comparison

Multi-cores, many-cores and CGRAs are all resulting from the strive for parallelism that superseded the strive for higher clock frequencies once the power and verification walls were hit. It can be argued that a convergence of quite different types of ICs is undergoing, each family of architectures being inspired from the strong points of the others.

Table 2.1 highlights this evolution: single core microprocessors are well-suited for general purpose computing, but can’t exploit massive parallelism. On the other hand, GPUs are very efficient number-crunching architectures when applied to graphics processing, but, until the introduction of more flexible capabilities, were specialized to one particular problem. FPGAs, finally, expose to application developers an extreme degree of flexibility and parallelism. Nonetheless, flexibility comes at a cost, especially in area, run-time performance and power consumption; moreover, FPGA reconfiguration time is often not acceptable if the execution model allows, and the application requires, different functionalities to be shuffled at run time.

To derive more efficient FPGA-like structures, one approach is to reduce their size and embed them inside SoCs as IP macros, taking advantage of FPGAs ability to manipulate data at
the level of individual bits either to increase flexibility at the system periphery or to implement
custom functional units at its core. A different strategy is to increase the coarseness of basic ele-
ments, targeting arithmetic operations (as in many-cores), but retaining a spatial interconnect,
so that computational intensive tasks can be mapped and executed in a parallel way utilizing
many computation elements at once. This approach has marked the introduction of Coarse
Grained Reconfigurable Arrays.

The convergence is conceptual, as each architecture family retains its specificity: while
many-cores have greatly expanded the possible applications with respect to GPUs, they still
focus on massively parallel applications. In the same way, CGRAs remain special purpose ar-
chitectures, targeting acceleration of embedded systems applications, where the great majority
of execution time is spent on relatively small, compact computational kernels.

CGRAs are novel architectures, and many of their aspects remain to be studied, in particular
regarding their architectural features, integration in wider systems and application mapping.
The thesis proposes advances over the State of the Art on these three fields.
2.6 A conceptual comparison
Chapter 3

Coarse Grained Reconfigurable Arrays: State of the Art

Coarse Grained Reconfigurable Arrays have attracted considerable research in the past two decades, as partially summarized by [Hartenstein] [2001]. This is due, on one side, to their promise to provide flexibility and efficient computing, making them an interesting solution for accelerating computational kernels in the domains of embedded systems applications and digital signals processing. On the other, on the novel challenges they presented at the architectural and application mapping level.

An implementation of the coarse grained reconfigurable paradigm is multi-faceted. The capability of computational elements composing a CGRA have to be defined and elements have to be connected efficiently. A variety of architectures have been proposed, presenting different characteristics, especially in terms of the coarseness of the array: proposed tiles vary from multi-bit look-up tables or single small-width ALUs to fully featured RISC processors or rich multi-ALU clusters. Figure 3.1 provides a conceptual comparison of the architectures described in Section 3.1, considering two dimensions: coarseness of constituting tiles and their heterogeneity, which is the presence of different cell types specialized for different functions.

A hardware platform is only useful as long as a sensible strategy can be envisioned to map applications onto it. Compilation and scheduling for CGRAs are tricky, because high computational density must be aimed for in an environment presenting a sparse connection topology. To address them, ideas in literature are borrowed from distant fields, spanning from mapping for multi-context FPGAs to scheduling for Very Long Instruction Word (VLIW) processors. These efforts are described in Section 3.2.

One last important aspect regards the integration of a CGRA accelerator in a computing system. Well-thought integration is especially important to minimize the overhead due to data transfers between the accelerator and the host and to minimize overhead due to reconfiguration. Solutions proposed by related works are discussed in Section 3.3.

Comparisons between related works and novel concepts investigated in the thesis are briefly introduced here. Thesis contributions are also put in perspective, citing relevant literature, in separate sections of each chapter.
3.1 CGRA architectures

3.1.1 Linear arrays

The most apparent characteristic of a coarse grained array is the arrangement of its tiles. While CGRAs draw inspiration from FPGAs, some of the proposed implementations depart from two-dimensional meshes typical of their fine grained siblings, positioning elements in a one-dimensional linear configuration.

RaPiD (Ebeling et al. [1996]) is composed of a linear array of diverse functional units, implementing ALUs, multipliers and memories. A collection of functional units forms a RaPiD cell, that is replicated sixteen times to constitute the complete array. Units are connected using segmented buses (fourteen are present in the RaPiD-1 prototype) that can be chained and buffered to connect distant functional units. Proper connection of functional units can efficiently implement regular datapaths for DSP applications.

PipeRench (Goldstein et al. [1999]) consists of a reconfigurable datapath that enables execution of many virtual pipelines stages through few physical ones. The function of each physical stage is assigned at each clock cycle according to the desired virtual function by rapidly rotating configurations.

The FCC (Flexible Compute Accelerator, proposed by Galanis et al. [2006]) is a linear array of elements allowing for combinatorial chaining of operators. As opposed to the above-mentioned designs, each FCC cell is not composed of a single ALU but by a two-by-two cluster of computing elements, allowing for added flexibility, as a rich set of expressions, instead of single operations, can be supported. Employment of complex computing cells is a recurring...
theme in CGRA designs; the concept of expression grained reconfigurable arrays is investigated in Chapter 4 using a two-dimensional mesh template.

### 3.1.2 Mesh arrays

The most used arrangement of tiles in proposed CGRAs is a two-dimensional mesh or torus, presenting a mix of nearest-neighbor and long-distance lines, in the form of either point-to-point dedicated connections or shared buses.

One of the first mesh-based CGRA designs is the Data-Path FPGA (Cherepacha and Lewis [1996]), which strongly resembles a FPGA array, but employs a four-bit width for routing. By considering groups of bits instead of single ones, the DP-FPGA can reduce the control logic employed in switch-boxes and Look-Up Tables (LUTs), increasing efficiency when regular data-paths are executed on it. The term middle grained array is probably more apt to describe this array, given the small bit-width and the use of LUTs in its basic cells.

PiCoGa-III by Campi et al. [2007] also works on four-bit slices. It is inspired by the DP-FPGA, but differentiates itself by employing an ALU and a LUT in each cell in parallel, so that both boolean and arithmetic operations can be efficiently hosted. It relies on fast, hardware managed reconfiguration to achieve high computational density in a small area, using a scheme similar to the one implemented in the proposed EGRA template, which is described in Chapter 6.

Another middle grained example is the FPCA (Field Programmable Counter Array, Brisk et al. [2007]), that proposes specialized cells employing compressor trees to speed up execution of arithmetic operations. The design has two distinct areas: one presents standard LUT-based tiles for single bit operations, the other compressor tree cells for arithmetic ones.

Matrix (Mirsky and DeHon [1996]) embeds features of both coarse and fine grained architectures, employing a simple ALU and fine grained logic in every cell. Matrix cells are connected through nearest neighbour connections and horizontal-vertical long lines, in a similar way to the EGRA template.

The majority of CGRAs are instead specialized toward execution of arithmetic operations, not including fine grained support for mapping boolean functions. One example is the REMARC array, proposed by Miyamori and Olukotun [1999], which is composed of an eight-by-eight mesh of nanoprocessors, each including a 16-bits ALU and small input, output and data register files. It targets cryptographic and video compression applications.

A similar structure is realized in the Morphosys array (Lee et al. [2000]), where reconfigurable cells consisting of a 28-bit ALU, a multiplier and a barrel shifter are embedded in a planar arrangement and connected using a rich point-to-point scheme. Small register files, on the side of each cell, are used to store scalar data generated during execution.

A trend in the evolution of CGRAs has been to enlarge the datapath width and to employ more capable and complex computational elements. In the context of single-ALU cells, the most striking example is RAW, introduced by Waingold et al. [1997], which employs fully featured RISC cores connected through a Network-on-a-Chip (NoC), representing a point of contact between CGRAs and multi-core architectures.

Another, complementary evolutionary path increased the number of ALUs in each reconfigurable cell, so that complex expressions, instead of single operations, can be executed by CGRA tiles at each clock cycle. In this way, one more degree of flexibility is added to these architectures, retaining a simple control logic and high computational density. This category of CGRAs is well represented by the Montium array, introduced by Heysters and Smit [2003], which
presents a complex datapath embedded in each tile. The datapath is specialized to efficiently support DSP applications like signal correlation and filtering.

A more general tile is employed by Lanuzza et al. [2007] in MORA, having dedicated logic and arithmetic subsections, and supporting the most common operations utilized in the embedded systems domain. Another example of clustered cells design is PACT-XPP [Baumgarte et al. [2003]], which uses an 8-ALU datapath in some elements to support execution of expressions. MORA and PACT-XPP cells represent fixed solutions, in contrast to the parametric Reconfigurable ALU Cluster (RAC), the novel computational cell introduced in this thesis.

### 3.1.3 Homogeneous and heterogeneous arrays

CGRA designs that were firstly introduced presented a homogeneous structure, with identical elements replicated throughout the mesh. The previously mentioned Remarc and Morphosys arrays are examples of this category. To increase computational density and adaptability, heterogeneous CGRAs have been proposed in recent years, breaking away from the concept of a general-purpose cell, able to execute all operations supported by a mesh, and proposing instead specialized ones. In heterogeneous CGRAs, operations that statistically are more frequently executed can take advantage of more hardware support than ones that are seldom recurring.

Specialized ALU and multiplier cells are the most common example: Chameleon [Tang et al. [2000]] utilizes clusters of cells, each one having seven ALUs and two multipliers and forming, in their parlance, a tile that is then replicated to form a 108-cells array. A different layout is considered by Kim et al. [2005]. In their work, the described RSPA mesh presents multipliers external to the reconfigurable mesh, shared by the reconfigurable tiles as needed by the application.

PACT-XPP also considers cells with different memory and computation capabilities. Scattering memory cells inside the reconfigurable array leads to higher bandwidth with a smaller area footprint than it is possible utilizing an external memory. The thesis further investigates the concept in Chapter 4; the EGRA template described there completely decouples storage and computing support by employing dedicated type of tiles inside EGRA instances.

### 3.1.4 CGRA design space and its exploration

Previously illustrated designs leverage empirical engineering expertise to devise efficient solutions for intended application fields. As CGRAs diversify and become more complex, possibly employing clustered cells and/or heterogeneous elements, the need arises for quantitative evaluation of architectural choices.

One notable effort in this field is the paper of Bouwens et al. [2007], exploring different interconnection topologies and register files arrangements for the ADRES reconfigurable array. Results show that a moderately rich interconnection among cells and small local register files is the most performing setting for executing a number of benchmark applications.

A CGRA modeling framework has been presented by Chattopadhyay et al. [2008]. Starting by a user-defined high level description, the framework can model tiled architectures with possibly heterogeneous elements inside tiles. An HDL implementation can be derived and synthesized to enable performance comparisons.

On the other side of the spectrum, the Morpheus integrated circuit, developed by Kuhnle et al. [2008], presents a physical platform comprising reconfigurable IP elements with different granularities: a fine-grained embedded FPGA, a middle grained PiCoGa and a PACT-XPP, all
3.2 Computational kernels processing and scheduling

As illustrated in Figure 3.2, mapping of kernels on coarse grained array requires multiple compilation steps. Kernels have to be extracted from applications and expressed as Data Flow Graphs (DFGs), using some sort of intermediate representation. DFGs have then to be transformed, to adapt them to the technological features of a specific hardware platform, and partitioned so that each part doesn't overuse hardware resources. Finally, operations must be associated with computational elements and routing must be performed. This section presents research efforts investigating each of these tasks; related advances over the State of the Art introduced by the thesis are described in Chapter 5.

3.2.1 Identification and technology mapping

First step in scheduling an application on a CGRAs is to identify its intensive loops (kernels), whose execution is to be performed by a reconfigurable mesh. Kernels have to be well formed: they must not present recursion, irregular exits and function calls that cannot be inlined. Most often, only loops whose iteration count is constant-bound, such as "for" loops, are supported, in order to minimize the amount of hardware control logic.

While these constraints somehow restrict the applicability of application acceleration using CGRAs, they are usually satisfied in the DSP domain and in the embedded systems field. One
3.2 Computational kernels processing and scheduling

A further restriction is that only innermost loops are usually considered (as exemplified in the paper by Mei et al. [2002]); standard loop transformations such as loop unrolling can be applied to increase the number of nodes of a data flow graph up to a desired size.

Identification of application sections to be accelerated has been the target of various research efforts in the instruction set extension field, where tight micro-architectural constraints are present, such as input-output number and forbidden operations. Exact and approximate algorithms to solve this problem has been proposed by Pozzi et al. [2006]. Kernels identification for CGRAs is a simpler problem, because possible candidates are restricted to loops. Identification is then either done using manual code annotation, as in the PACTVC compiler by Cardoso and Weinhardt [2002b], or every innermost loop is considered for CGRA execution. This last strategy is pursued by the DRESC compiler for the ADRES array (Mei et al. [2002]).

Technology mapping is the process of transforming kernels to express them in terms of features supported by the coarse grained mesh. This pass is crucial to both make a kernel schedulable and to increase its execution performance. Technology mapping transformations are usually performed at the intermediate representation (IR) level, such as the single assignment code employed by DRESC (Chang et al. [1991]). Using a proper IR, branches present in a kernel, e.g. if-than-else statements, can be converted into multiplexer operations, supported by the vast majority of CGRAs.

The FELIX framework, developed by Morra et al. [2005], uses a term rewriting technique, inspired by the model checking field, to derive alternative, more efficient implementations of a given kernel. The above-mentioned PACTVC compiler performs loop unrolling and vectorization to increase a kernel size; limited support for kernel splitting via loop disserving is also supported.

Bonzini et al. [2008] presents a set of ten graph rewriting rules to adapt the GCC intermediate representation of loop bodies to EGRA instances features. Clustered cells, such as the ones present in the EGRA template, pose an additional challenge to technology mapping, which is to appropriately group operations into expressions that can be executed by a multi-ALU cell, maximizing utilization. In the same paper, a solution to this problem, using a branch-and-bound algorithm, is also proposed. Later chapters of the thesis assumes the availability of properly identified and technology mapped data flow graph representations of computational kernels; the interested reader can refer to the work of Bonzini for a description of these steps in the EGRA scenario.

3.2.2 Partitioning

CGRAs attractiveness resides in their computational efficiency, in terms of throughput per unit time, unit area and/or unit power. To achieve high efficiency, coarse grained meshes employ simple support logic and small internal memories, limiting the size and complexity of data flow graphs that can be mapped onto them. Kernels exceeding the constraints imposed by a given CGRA architecture must then be partitioned into sub-kernels to obey such constraints.

Techniques to perform partitioning include the approach illustrated by Kaul and Vemuri [1998], which assumes applications that are naturally divided into tasks that can be grouped to form partitions. Partitioning is then formalized as a non-linear programming problem. Given the exponential complexity of the formulation, solutions are provided up to a limited number of tasks and partitions.

The Kernighan-Lin network flow algorithm (Kernighan and Lin [1978]) provides an efficient heuristic to accomplish graph partitioning, but only considers undirected graphs. Its
extension to acyclic data flow graphs is presented by Liu and Wong [1998]. The implementation, intended for circuit mapping on time-multiplexed FPGAs, performs subsequent graph min-cuts until constraints are met.

Purna and Bhatia [1999] introduce two heuristic algorithms for partitioning kernels: a level-based approach groups together nodes presenting the same depth, while a cluster-based one tends instead to group together nodes with common predecessors. The first methodology aims at maximizing parallelism regardless of bandwidth requirements, the second tries to strike a balance between achieved parallelism and memory footprint size. Nodes are assigned in a single DFG traversal, achieving linear convergence time but also solutions distant from optimality in many cases.

Binary recursion over abstract search trees, illustrated in Pozzi et al. [2006] in the context of instruction set extension identification, is a promising methodology to perform partitioning, too. Appropriate recursion bounding can limit algorithm run-time, and the partitioning can be performed either exactly or, more efficiently, in a locally exact way. Chapter 5 presents and discusses such implementation targeted to CGRA partitioning, formalizing algorithms and related constraints.

### 3.2.3 Scheduling

Data flow graph mapping on CGRAs presents similarities both with FPGA place and route and VLIW compilation. As in FPGAs, functional units are spatially distributed, routing resources are limited, and tiles can be used either for computation or as pass-through to route data. As in VLIWs, execution is dynamic at run time, with cells performing different operations in different clock cycles.

Some mapping techniques only consider spatial placement of operations on a reconfigurable mesh. Lee et al. [2003] propose decomposing the mapping problem in row placement and mesh placement, assuming dedicated connections to a multi-ported memory bank for each row of CGRA elements. In the first phase, clusters of operations that can be mapped in a single CGRA row are identified, while in the second different clusters are properly assigned to different rows. In this way, dimensions of the problem are reduced from two to one, resulting in fast convergence.

The papers by Ahn et al. [2006] and Kim et al. [2005] expand on the previous work by including support for shared resources performing heavy computation, like multipliers. In the targeted RSPA, pipelined multipliers are shared among tiles belonging to the same row, the added constraint being managed by the clustering step. Lee, Ahn and Kim works are restricted to CGRAs composed of identical rows.

The ability of CGRA tiles to perform both computation and routing is addressed by Yoon et al. [2008]. The split-push kernel mapping scheme employed in this work considers routing nodes as well as operation nodes when mapping a DFG on a mesh; multiple routing nodes can be collapsed on the same cell if they connect operations placed at a short distance from each other. Investigated mappings on a homogeneous mesh are of comparable quality with respect to the ones obtained using an exact ILP formulation.

Other research efforts consider both spatial and temporal dimensions. Goal of these works is to take advantage of parallelism present on a CGRA mesh by partially overlapping execution of different iterations of a kernel. The technique, called modulo scheduling (illustrated by Rau 1996).
System Integration

CGRAs are almost never conceived as stand-alone units. The necessity then arises to interface them efficiently with various other components in a SoC, especially with a general purpose host. The execution model is one where a microprocessor acts as master, on one side executing non-kernel code, on the other managing configuration of the CGRA and transfer of datasets of kernels to and from the accelerator.

Integrating a CGRA in a system is a more challenging that integrating a single-core Reconfigurable Functional Unit. RFUs, in fact, execute small code segments, usually the size of a basic block, as exemplified by the CCA (Clark et al. [2005]) and Chimaera (Ye et al. [2000]) architectures. In this context, granting access to the host register file usually suffice to avoid a bandwidth bottleneck; nevertheless addition of a small number of shadow registers private to the RFU have been shown to be beneficial by Cong et al. [2005] to support complex instruction set extensions.

Some coarse grained arrays are also interfaced at the register file level. Bouwens et al.
utilize a clever dual VLIW-CGRA view to execute kernel and non-kernel code on the ADRES architecture. In their layout, the first row of functional units can be used as a VLIW machine, while the whole eight-by-eight mesh is activated to parallelize execution of computational kernels.

A more general solution decouples the host processor from the reconfigurable array by employing dedicated memory buffers. PiCoGa, developed by Campi et al. [2007], presents multiple memory banks to store processed arrays and dedicated storage for fast access to scalar variables; individual PiCoGa tiles can access data through a programmable crossbar interconnect. A similar solution is proposed in Morphosys (Lee et al. [2000]), which embeds a frame buffer divided in two banks to allow for overlapping of computation, executed by the reconfigurable array, and data transfers, managed by a DMA unit.

In many embedded systems applications data is sequenced serially. To leverage this characteristic, the Zippy array introduced by Piessl and Platzner [2005] employs FIFO queues (instead of RAM blocks) to provide input and store output data, and a bus interface to communicate with the host. FIFOs require simpler control logic with respect to RAMs, resulting in a streamlined implementation.

A different research direction investigates Networks-on-a-Chip (NoCs) as a viable interconnection solution in a CGRA context. Research has been undertaken to integrate them both for local communication inside a reconfigurable array and for data transfers to external SoC elements. The Tartan architecture (Mishra and Goldstein [2007]) is organized in a hierarchical way, having switch-boxes managing low-level interconnects and NoCs routers deployed to steer global routing. The Morpheus chip, designed by Kuhnle et al. [2008], uses instead a NoC to connected the host and multiple reconfigurable elements presenting different flexibility/efficiency tradeoffs, from an embedded FPGA to a coarse grained array.

Works previously illustrated in this section are computation-centric, their focus being on integration of host and CGRA computation capabilities. Proposed Intelligent Memory solutions (like the IRAM described in Patterson et al. [1997]) have reversed this paradigm, adopting a memory-centric approach. Works on intelligent memories investigate opportunities offered by embedding computational elements inside RAM banks, allowing for data manipulations with limited main processor interference.

Belonging to this field is also FlexRAM (Kang et al. [1999]). A FlexRAM chip includes intelligent elements at different levels: many small integer engines and a single low issue superscalar microprocessor are embedded in each memory bank, while a conventional cache hierarchy and a host processor is provided for non-accelerated portions of applications. A simple ring network is adopted for inter-chip communication.

Given the distributed nature of processing on intelligent memories and the intensive, repetitive tasks associated with in-memory computations, reconfigurable hardware appears to be a good candidate to implement data manipulation inside memory banks. ActivePages (Oskin et al. [1998]) investigated the concept by enriching a standard DRAM chip with small embedded FPGAs connected to each memory bank. Authors report considerable speedups and small area overhead due to the reconfigurable fabric.

Interfacing CGRAs as intelligent memories is an attractive solution, given the fast reconfiguration times and the computing densities attainable by coarse grained arrays. Chapter 6 explores this opportunity, introducing a hardware/software co-simulation framework for evaluating execution of whole applications on systems comprising a coarse-grained reconfigurable accelerator.
Chapter 4

The EGRA template: CGRA
Architectural Design Space Exploration

4.1 Introduction

Reconfigurable (or field-programmable) arrays are flexible architectures that can perform execution of applications in a spatial way—much like a fully-custom integrated circuit—but retain the flexibility of programmable processors by providing the opportunity of reconfiguration.

These features would suggest reconfigurable architectures as particularly good candidates for being integrated in customizable processors. Unfortunately, other drawbacks have kept reconfigurable arrays from becoming a largely adopted solution in this field. Among different factors, the performance and area gap that still exists between reconfigurable and hardwired logic is certainly one of the most important. The problem of bridging this gap has been the focus of much research in the last decades, and important advances have been made. Research exposed in this chapter goes in the direction of decreasing such gap further.

A walk through related historical background will help stating this chapter’s aims and contributions. In the earliest examples of reconfigurable architectures such as the PLA (Programmable Logic Array), mapping of “applications” (boolean formulas in sum-of-product form) is immediate. In fact, each gate in the application is mapped in a 1-to-1 fashion onto a single gate of the architecture (Figure 4.1a).

However, this organization does not scale as applications to be mapped get more complex. For this reason, CPLDs and FPGAs instead use elementary components—PLAs themselves, or look up tables—as building blocks, and glue them with a flexible interconnection network. Then, programming one cell corresponds to identifying a cluster of gates in the boolean function representation (Figure 4.1b). Introducing this additional level is a winning architectural choice in terms of both area and delay.

An orthogonal step was the introduction of higher granularity cells (Figure 4.1c). Fine grain architectures provide high flexibility, but also high inefficiency if input applications can be expressed at a level coarser than boolean (e.g. as 32-bit arithmetic operations). Coarse Grain Reconfigurable Arrays provide larger elementary blocks that can implement such applications
more efficiently, without undergoing gate-level mapping.

A variety of CGRA architectures exist (Chapter 3 proposes a survey of the field), but the process of mapping applications to current CGRAs is usually not very sophisticated: a single node in the application intermediate representation gets mapped onto a single cell in the array (again, 1-to-1 mapping). Instead, the architecture described in this chapter (Figure 4.1d) employs an array of cells consisting of a group of ALUs with customizable capabilities. We consider this the equivalent of the evolution from single-gate cells to LUT-based ones observed in the fine grain domain.

This complex, coarse grained cell is termed RAC (Reconfigurable ALU Cluster), and the architecture that embeds it EGRA (Expression Grained Reconfigurable Array). The first idea explored in this paper is therefore a mesh of RACs, as shown in Figure 4.1d. This is described and evaluated in Section 4.3.

As a second step we consider the EGRA at the architecture level and focus our attention on the mesh. Again we make a parallel with historical background through Figure 4.2. Reconfigurable architectures' design evolved at the mesh level also, as FPGA meshes changed from a homogenous sea of logic elements (as in Figure 4.2a) to complex heterogenous arrays, embedding dedicated hardwired blocks for memory storage and for specific computations (as in Figure 4.2b). The presence of dedicated memory and computational blocks boost FPGAs performance for certain classes of applications, like digital signal processing. Heterogeneity, together with technology scaling, has been instrumental in expanding FPGA application fields from simple implementations of custom peripherals to whole systems on a programmable chip.

Moreover, including local memory elements into custom functional units has been shown to be beneficial by previous studies on automatic identification of instruction-set extensions (Biswas et al. [2006]). Starting from these assumptions, we improve on the homogeneous EGRA instance studied in Section 4.3 and represented in Figure 4.2d, investigating the benefits of integrated storage and multiplication units inside the EGRA (Figure 4.2e). This is studied and evaluated in Section 4.4.

Heterogeneity indeed introduces non-obvious benefits in the coarse grained scenario: if a reconfigurable mesh is able to execute all operations in a loop (memory loads, arithmetic calculations, and memory stores) it is possible to go beyond the customizable processor model, and to offload execution control to the accelerator in order to aggressively pipeline the loop, an execution paradigm first proposed by Mei et al. [2002]. Therefore, still in Section 4.4 we outline how EGRA instances can efficiently support the execution of modulo-scheduled loops.

As a third step we explore memory interfaces. Local memory can be interfaced in a variety of configurations, and different solutions have been proposed in CGRA research project as well as commercial FPGAs, sometimes with different solutions coexisting on the same architecture (as in Figure 4.2c). We make the same step in EGRA evolution (Figure 4.2f) and study the EGRA memory interface in Section 4.5.

The three studies carried out in this chapter (cell level, heterogeneous architecture level, and heterogeneous memory interface level) have in common a strong focus on design space exploration. In order to understand the tradeoffs involved at the three design levels we don’t propose a single array implementation that are solely the result of the designer’s expertise; rather, the EGRA enables a systematic and comparative study, by virtue of it being a template from which a number of architectural instances can be derived—either generic, or tailored to implement the computational kernels of a particular benchmark. The case studies presented throughout the chapter use this approach to show how scratchpad memories, arithmetic clusters and multipliers offer together enough flexibility to implement a wide variety of kernels.
To sum up, in this chapter a new architecture, the EGRA, is introduced; its design is investigated at the cell, array, and memory interface level through evaluation and comparison of several different instances of the template. Ultimately, this work can then be seen as an explorative step towards the design of an efficient, compact accelerator, that can be reconfigured to suit a wide range of applications.

Presented contributions are:

- A new design for the combinational part of coarse grain reconfigurable arrays is envisioned. The Reconfigurable ALU Cluster, the complex cell at the heart the EGRA's arithmetic, supports efficient computation of entire subexpressions, as opposed to single operations. In addition, RACs can generate and evaluate branch conditions and be connected either in a combinational or a sequential mode.
A template architecture for heterogeneous CGRA design is described, accommodating different types of computational element and local storage of data, and able to execute modulo scheduled computational kernels. EGRA instances can be derived to perform different design space explorations: it is applied here at three different level, to investigate clustered computational cells, heterogeneous meshes and memory interfaces.

The remainder of this chapter is structured as follows. Section 4.2 relates the presented content with related works; Section 4.3 details the structure of the EGRA’s RAC cell and presents synthesis results for different instances of the architecture; Section 4.4 introduces the heterogeneous array, describing the different types of cells employed and how they operate to execute pipelined computational kernels; Section 4.5 explores different interfaces for local storage of data, giving trade-offs between complexity of the memory structure and achieved speed-up of applications.
4.2 Related work

In the past years, several CGRAs have been proposed (Hartenstein [2001]). The definition is broad, and includes designs that differ widely even in the very "coarseness" of the cell. For example, the cell will usually implement a single execution stage, but may also include an entire execution unit (Rapid, Fisher et al. [2001]) or can even be a general purpose processor (RAW, Waingold et al. [1997]).

The work that most resembles the proposed RAC structure is probably the Flexible Computational Component proposed by Galanis et al. [2006] which, while targeted more specifically to DSP kernels, is similar to the RAC in size and set of allowed operations. However, the authors do not present an exploration methodology to explain quantitatively their choices.

ADRES (Mei et al. [2002], Mei et al. [2004]) also features a complex VLIW cell. Even though it lacks the ability to perform multi-stage computations within a cell, it features strong instruction-level parallelism capabilities that can be exploited by the compiler through software pipelining.

The architectural choices that drove the above-mentioned designs are usually the result of the designer’s expertise, more than of systematic, quantitative exploration of the design space. Therefore, the resulting designs have a fixed structure. Even when some flexibility is present (as in ADRES or Rapid), results for exploration are presented only for high-level cycle-base exploration, or not given at all. The work of Bouwens et al. [2007] is somehow an exception as it demonstrates design space exploration at the synthesis level for the ADRES architecture. However, it focuses on CGRA high level topology, without investigating the structure and coarseness of the processing elements as done here.

The RAC cell design is inspired by the Configurable Computation Accelerator structure (CCA) proposed by Clark et al. [2004]. The CCA is used as a stand-alone accelerator, while RACs are replicated in a mesh structure. Also, RACs introduce several other novel aspects, such as the ability to build combinational functions from multiple expressions and support for if-conversion. For the latter, we use a peculiar “flag” design that is inspired by the program status word of a microprocessor and more powerful than the carry chains available in many reconfigurable architectures (e.g.: Stretch, Rupp [2003]).

Most CGRAs (as, for example, Morphosys introduced by Lee et al. [2000] and MORA by Lanuzza et al. [2007]) present a homogeneous structure, with identical processing elements replicated in a planar arrangement; nonetheless some works did investigate heterogeneous CGRAs: Mei et al. [2005] present some results over multipliers placement in the ADRES architecture, while PACT-XPP (Baumgarte et al. [2003]) employs two types of cells with different storage and computation capabilities. EGRA instances differs from the above-mentioned architectures by decoupling groups of ALU operations from multiplications and by separately supporting computation and memory on different cells of the reconfigurable mesh. The approach leads to a better equalization of critical paths over different elements and to a flexible design space.

A common trait of reconfigurable architectures is the presence of local storage connected to logic or computational elements by high-bandwidth lines. StratixII FPGAs from Altera embed different sized memories to support different requirements, while in the coarse grained domain a wide range of solutions have been proposed: the memory component can be a small general-purpose scratchpad, as in DREAM (Campi et al. [2007]) and ADRES (Mei et al. [2004]), or a buffer interface sitting between the computational cells and the system RAM, as in MorphoSys, which also implements a small register file local to every cell.
The EGRA template differs from DREAM in that scratchpad memories can be scattered around the array, in the form of specialized memory cells. By giving the possibility to distribute the memories on the array, their I/O requirements (number of ports) can be tightly limited. Furthermore, the array interconnect can be reused as a data/address bus, removing the need for a separate connection between the computational and storage elements of the array.

The proposed EGRA template can store values at three hierarchical levels: inside the cells, in specialized memory cells and in a multi-ported scratchpad outside the mesh; this flexibility allows for data to be stored and retrieved efficiently and for novel comparative studies, like the one presented in Section 4.5 to be performed.

Effective pipelining of the loop, enabling different parts of multiple iterations to execute simultaneously, is key to extract performance from CGRAs. EGRA instances explicitly support modulo scheduling (Rau [1996]), a software pipelining technique apt at coping with resource constraints, such as the number of I/O ports on a scratchpad memory or the number of multipliers in the mesh, which has proven well suited in the CGRA domain (see, for instance, DRESC, Mei et al. [2002]). The contribution of this thesis in advancing the State of the Art in the field of application mapping is illustrated in Chapter 5.

4.3 RAC architecture

This section presents the investigation of the EGRA at the cell level: it describes the RAC, its function and the exploration and evaluation of various RAC instances.

4.3.1 Cell architecture

The RAC datapath consists of a multiplicity of ALUs, with possibly heterogeneous arithmetic and logic capabilities, and can support efficient computation of entire subexpressions, as opposed to single operations. As mentioned in Section 4.2, it is inspired by the Configurable Computation Accelerator (CCA) proposed by Clark et al. [2004]. However, this structure is used as a replicable element within a reconfigurable array architecture; this has important consequences. First of all, it opens up the possibility of creating combinational structures (in Clark’s design, a CCA has a fixed multi-cycle latency) chaining multiple RACs; this favours designs featuring a smaller number of rows. Furthermore, it removes the limit on the number of inputs and outputs, because a pipelining scheme (along the lines of the one proposed by Pozzi and Ienne [2005]) can be used to move data in and out of local memories connected to or embedded in the array; this allows scheduling of more complex applications and consequently higher gains.

ALUs are organized into rows (see Figure 4.3) connected by switchboxes. It is important to have flexible routing between ALUs on neighbouring rows, because subexpressions extracted from typical embedded applications often have complex connections that are not captured well by simpler topologies. This organization allows the usage of a simple array topology (as described in Section 4.4) without incurring high penalties on place-and-route.

The inputs of the RAC (see again Figure 4.3) are taken from the neighbouring cells’ outputs, from the outputs of the cell itself, or (optionally) from a set of constants; the inputs of the ALUs in subsequent rows are routed from the outputs of the previous rows or again from the constants.
The number of rows, the number of ALUs in each row and the functionality of the ALUs is flexible and can be customized by the designer. In fact, they constitute the RAC exploration level explained in Section 4.3.2. The number and size of the constants is also defined at exploration time. If the datapath is wider than the constants, their value is sign- or zero- extended.

Being a reconfigurable design, the processing element includes not only a datapath, but also a context memory, which stores a number of possible configuration words and can be programmed according to the desired functionality of the cell at configuration time. Configurations controls the switch-boxes routing data through each RAC and between them, operations performed into datapath elements and values of embedded constants.

As in other CGRAs, the basic processing element of our cell design is an ALU. Unlike in the fine grain domain, it is not possible to define a generic component that can implement arbitrary functions, as is the case of the PLD or the LUT. Therefore, expressions are realized in our architecture by clustering more than one elementary unit (ALU) in one cell. Four types of ALUs can be instantiated. The simplest one is able to perform bitwise logic operations only; the other three add respectively a barrel shifter (with support for shifts and rotates), an adder/subtractor, and both the shifter and adder. The list of operations in a full-featured unit is in Table 4.1

Each operation can generate three 1-bit flags: a zero flag, an unsigned ≥ flag (equivalent to the carry flag of general-purpose processors), and a signed < flag (equivalent to $N \oplus V$, where
Table 4.1. List of supported opcodes

<table>
<thead>
<tr>
<th>data opcodes</th>
<th>flag opcodes</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \text{out} = A &amp; (B \oplus \text{flag}_{\text{sex}}) )</td>
<td>0</td>
</tr>
<tr>
<td>( \text{out} = A \mid (B \oplus \text{flag}_{\text{sex}}) )</td>
<td>1</td>
</tr>
<tr>
<td>( \text{out} = A \oplus (B \oplus \text{flag}_{\text{sex}}) )</td>
<td>=</td>
</tr>
<tr>
<td>( \text{out} = \text{flag} ? A : B )</td>
<td>( \neq )</td>
</tr>
<tr>
<td>( \text{out} = A + B + \text{flag}_{\text{sex}} )</td>
<td>signed &lt;</td>
</tr>
<tr>
<td>( \text{out} = A + B + \text{flag}_{\text{sex}} )</td>
<td>signed ≥</td>
</tr>
<tr>
<td>( \text{out} = A \ll B )</td>
<td>unsigned &lt;</td>
</tr>
<tr>
<td>( \text{out} = A \ll_{\text{rot}} B )</td>
<td>unsigned ≥</td>
</tr>
<tr>
<td>( \text{out} = A \gg_{\text{arith}} B )</td>
<td></td>
</tr>
<tr>
<td>( \text{out} = A \gg_{\text{logical}} B )</td>
<td></td>
</tr>
<tr>
<td>( \text{out} = A \gg_{\text{rot}} B )</td>
<td></td>
</tr>
</tbody>
</table>

Figure 4.4. Programming a RAC. This example shows how two ALUs can be connected to compute an unsigned subtract with saturation, \((X \geq Y) ? X - Y : 0\). The node computing the subtraction also performs the comparison. The multiplexer node B uses both the data output and the unsigned ≥ flag of the subtraction node A.

\( N \) and \( V \) are the sign and overflow flags. Other conditions can be tested by complementing the flag, and/or exchanging the operands of the comparison. Dually, each operation has three operands, two being 32-bit values and the third being a 1-bit value that will be sign- or zero-extended depending on the ALU opcode.

The third operand can be hardcoded to zero or one, or it can be taken from another ALU’s output flags, possibly complemented. This gives a total of eight possible flag opcodes, also listed in Table 4.1. Figure 4.4 illustrates an example of how complex expressions can be supported by RACs composing flag and arithmetic operations. A framework to automate expression mapping is presented in Bonzini et al. [2008].
### 4.3 RAC architecture

#### 4.3.2 Architectural exploration

Choosing the configurable architectural features—RAC granularity, number of constants in a RAC, number of contexts in the array to mention a few—is not at all an obvious task and should be guided by performance evaluation. Therefore we define an **exploration level** where a number of cell and array features can be automatically varied and evaluated in different experiments.

Design-space exploration was made feasible by the availability of a compilation flow that can speedily evaluate many different design choices, whose implementation is detailed in [Bonzini et al. 2008](#). Currently, this compilation flow is available for homogeneous arrays only, such as the ones considered in this section. For the more complex, heterogeneous arrays considered in the next two sections, considerable manual effort was involved in the mapping process, instead.

The flow automatically extracts graphs from frequently executed loops; graph nodes are clustered into groups fitting a single RAC (these groups are the EGRA expressions), and placed on the array by (optimistically) considering that no pass-through cell is needed on the critical path. The structure of the RAC is defined in a **machine description**, shared by the hardware and compilation flows.

In order to investigate area and delay figures of the RAC datapath, we synthesized different versions using Synopsys Design Compiler and TSMC 90nm front-end libraries. This has been instrumental in achieving two goals: on one hand, collected data is used by the compiler to compute the performance of Instruction Set Extensions (ISEs) mapped onto the array; additionally, it gives insights on the efficiency of various EGRA configurations as a digital circuit, both in term of occupied silicon area and clock speed.

#### Table 4.2. Datapath area and delay for different RAC configurations

<table>
<thead>
<tr>
<th># of rows</th>
<th>ALU type</th>
<th>ALUs per row</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>area (µm²)</td>
<td>delay (ns)</td>
<td>area (µm²)</td>
</tr>
<tr>
<td>1</td>
<td>log</td>
<td>7 141</td>
<td>0.45</td>
<td>15 001</td>
</tr>
<tr>
<td></td>
<td>log+sh</td>
<td>11 695</td>
<td>0.62</td>
<td>30 627</td>
</tr>
<tr>
<td></td>
<td>log+add</td>
<td>9 125</td>
<td>0.63</td>
<td>22 802</td>
</tr>
<tr>
<td></td>
<td>log+sh+add</td>
<td>12 438</td>
<td>0.71</td>
<td>35 105</td>
</tr>
<tr>
<td>3</td>
<td>log</td>
<td>10 586</td>
<td>0.75</td>
<td>30 971</td>
</tr>
<tr>
<td></td>
<td>log+sh</td>
<td>21 740</td>
<td>1.29</td>
<td>66 490</td>
</tr>
<tr>
<td></td>
<td>log+add</td>
<td>14 926</td>
<td>1.54</td>
<td>44 054</td>
</tr>
<tr>
<td></td>
<td>log+sh+add</td>
<td>27 672</td>
<td>1.57</td>
<td>77 472</td>
</tr>
<tr>
<td>5</td>
<td>log</td>
<td>12 458</td>
<td>1.05</td>
<td>43 793</td>
</tr>
<tr>
<td></td>
<td>log+sh</td>
<td>32 455</td>
<td>1.93</td>
<td>100 165</td>
</tr>
<tr>
<td></td>
<td>log+add</td>
<td>20 186</td>
<td>2.13</td>
<td>65 134</td>
</tr>
<tr>
<td></td>
<td>log+sh+add</td>
<td>40 583</td>
<td>2.37</td>
<td>123 294</td>
</tr>
</tbody>
</table>

Flags enable efficient implementation of if-conversion—important when automatically mapping software representations onto hardware. In fact, ALUs can act as multiplexers, choosing one of the two 32-bit inputs based on another ALU’s flags. This way, cells can evaluate both arms of a conditional, and choose between the two via a multiplexer.
Table 4.2 gives area and delay results for some of the different datapath configurations explored. All numbers refer to a datapath without embedded constants and with an equal number of ALUs on every row—neither of these, however, are actual limitations of the RAC template.

### 4.3.3 Experimental Results

**Evaluation of RAC designs.** In order to evaluate different RAC designs, DFGs were gathered from four MiBench benchmarks (Guthaus et al. [2001]) using a GCC-based compiler front-end. The graphs were then automatically tested with 872 different RAC configurations, employing RACs of one to three rows; the largest one had 5 ALUs on the first row, 4 ALUs on the second, and 2 on the third. The register file bandwidth is limited to 2 reads and 1 write; higher bandwidth values would yield higher speedups.

A single kernel is identified by the compiler in the case of the two audio benchmarks (rawcaudio and rawdaudio), performing respectively ADPCM encoding and decoding, while the two crypto benchmarks des and sha use four.

Estimated clock cycle savings are plotted in Figures 4.5 to 4.8. Speedup is calculated as follows:

\[
\text{speedup} = \frac{\text{tot cycl}}{\text{tot cycl} - \sum_{\text{all ISEs}} (\text{cycl}_{\text{sw}} - \text{cycl}_{\text{hw}}) \cdot \text{freq}}
\]

where \( \text{freq} \) is the number of times the ISE is executed, \( \text{cycl}_{\text{hw}} \) is the latency of the ISE on the EGRA, and \( \text{cycl}_{\text{sw}} \) is the cost of executing the ISE without custom instructions (both measured in clock cycles). Because \( \text{cycl}_{\text{hw}} \) is integer and bounded by \( \text{cycl}_{\text{sw}} \), the plotted speedups can take only a few discrete values, as observed in the figures.

Obtained speedup results show that multi-ALU cells outperform single-ALU cells found in more traditional CGRA designs. In fact, cells consisting of only one row correspond to the low-area points in the plottings, and have barely noticeable speedups.

Figure 4.9 shows four RAC designs. The first two represent the configuration of the maximum-speedup Pareto point, i.e. achieves the maximum speedup at minimal area cost, for each of the audio benchmarks; the third achieves maximum speedup on both crypto benchmarks; the last finally performs well on all benchmarks but costs noticeably more area than specialized cells.

It is important to note that trivially merging the features of the cells in Figures 4.9a and 4.9b would use more area than Figure 4.9d, without improving performance.

All three solutions are 2-row RACs. It is interesting that, despite the apparent similarity between the design of the RAC and the CCA, they are much smaller than the examples of Configurable Computation Accelerator presented by Clark et al. [2004]. The reason is that RACs can be connected to form combinational structures. This features puts smaller cells to an advantage, since they will usually have higher utilization rates without sacrificing speed.

**Evaluation of EGRA versus CGRA.** To further investigate RACs’ architectures, EGRA meshes were compared to a more traditional CGRA; i.e., the use of Clusters of ALUs as array cells, as opposed to using a single ALU. The latter solution has been proposed by the vast majority of CGRA designs like, among others, Morphosys (Lee et al. [2000]) and ADRES (Mei et al. [2004]).

We mapped computational kernels from rawdaudio, rawaudio and sha benchmarks. For each kernel, three experimental settings were considered: 1-ALU meshes, meshes composed by best performing RACs from the given kernel and meshes composed by the “generic” RAC
Figure 4.5. Speedups obtained by 872 RAC configurations on rawcaudio

Figure 4.6. Speedups obtained by 872 RAC configurations on rawaudio
4.3 RAC architecture

Figure 4.7. Speedups obtained by 872 RAC configurations on des

Figure 4.8. Speedups obtained by 872 RAC configurations on sha
4.4 EGRA array architecture

This section presents the investigation of the EGRA at the array level: it describes the EGRA heterogeneous mesh and architecture, the coexistence of various types of cells (RACs, multipliers, memories) and their performance, and the ability to perform modulo scheduling.

The EGRA structure is organized as a mesh of cells of three different types: RACs, memories
Table 4.3. Performance of placed and routed rawaudio kernel on EGRA instances

<table>
<thead>
<tr>
<th></th>
<th>rawaudio</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>RAC</td>
<td>generic RAC</td>
<td>ALU</td>
</tr>
<tr>
<td>Cell area ($\mu$m$^2$)</td>
<td>45 943</td>
<td>64 585</td>
<td>21 860</td>
</tr>
<tr>
<td>Cell delay (ns)</td>
<td>1.36</td>
<td>1.64</td>
<td>0.93</td>
</tr>
<tr>
<td>Array size</td>
<td>4x4</td>
<td>4x3</td>
<td>6x5</td>
</tr>
<tr>
<td>Array area ($\mu$m$^2$)</td>
<td>735 088</td>
<td>775 020</td>
<td>655 800</td>
</tr>
<tr>
<td>Iteration time (ns)</td>
<td>10.88</td>
<td>11.48</td>
<td>12.09</td>
</tr>
</tbody>
</table>

*a* as in Figure 4.9

*b* as in Figure 4.9

Table 4.4. Performance of placed and routed rawcaudio kernel on EGRA instances

<table>
<thead>
<tr>
<th></th>
<th>rawcaudio</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>RAC</td>
<td>generic RAC</td>
<td>ALU</td>
</tr>
<tr>
<td>Cell area ($\mu$m$^2$)</td>
<td>46 129</td>
<td>64 585</td>
<td>21 860</td>
</tr>
<tr>
<td>Cell delay (ns)</td>
<td>1.35</td>
<td>1.64</td>
<td>0.93</td>
</tr>
<tr>
<td>Array size</td>
<td>5x4</td>
<td>5x4</td>
<td>9x7</td>
</tr>
<tr>
<td>Array area ($\mu$m$^2$)</td>
<td>922 580</td>
<td>1 291 700</td>
<td>1 377 180</td>
</tr>
<tr>
<td>Iteration time (ns)</td>
<td>16.20</td>
<td>19.68</td>
<td>20.46</td>
</tr>
</tbody>
</table>

*a* as in Figure 4.9

*b* as in Figure 4.9

Table 4.5. Performance of placed and routed sha kernel on EGRA instances

<table>
<thead>
<tr>
<th></th>
<th>sha</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>RAC</td>
<td>generic RAC</td>
<td>ALU</td>
</tr>
<tr>
<td>Cell area ($\mu$m$^2$)</td>
<td>47096</td>
<td>64 585</td>
<td>21 860</td>
</tr>
<tr>
<td>Cell delay (ns)</td>
<td>1.46</td>
<td>1.64</td>
<td>0.93</td>
</tr>
<tr>
<td>Array size</td>
<td>3x2</td>
<td>3x2</td>
<td>4x4</td>
</tr>
<tr>
<td>Array area ($\mu$m$^2$)</td>
<td>282 576</td>
<td>387 510</td>
<td>349 760</td>
</tr>
<tr>
<td>Iteration time (ns)</td>
<td>7.30</td>
<td>8.2</td>
<td>8.37</td>
</tr>
</tbody>
</table>

*a* first kernel only

*b* as in Figure 4.9

*c* as in Figure 4.9
and multipliers (see Figure 4.11). The number and placement of cells for each type is part of the architecture parameter space. As such, it is decided at design time and can vary for different instances of the EGRA. Cells are connected using both nearest-neighbour connections and horizontal-vertical buses, with one such bus per column and row of the array. External to the mesh, a control unit orchestrates execution over the EGRA and a multi-ported scratchpad memory can be instantiated (see Section 4.5).

Every EGRA cell present an I/O interface, identical for all cell types, a context memory, and a core, that implements the specific functionality of the cell.

The interface part takes care of the communications between cells, and between each cell and the control unit. It is in charge of connecting the datapath with the outside of the cell by sending inputs to the datapath, providing values from the registers and the datapath to the neighbours, and placing them on the row-column buses if requested.

The context memory is where cells store their configuration; depending of the cell type (RAC, memory, multiplier) the word size and format of the context memory will vary. For example, multipliers have a fixed-function unit, and consequently the configuration word mostly deals with the routing of data for the interface part.

Each cell can store several configuration words, so that the entire array can hold several contexts; the number of contexts is also part of the architectural specification that is given at design time. Each context is composed of a configuration word per cell; the control unit can
activate a different context on every clock cycle.

The rest of the cell is the actual implementation of the datapath and/or storage. For memory cores, this also include an address generation unit, so that multiple arrays can be mapped in the same memory cell in different areas; different data widths are supported (from 8- to 32-bit accesses) and are selected at reconfiguration time, while memory size is instead specified at design time.

### 4.4.1 Control unit

The control unit is explicitly designed to support modulo scheduling, a software pipelining technique that increases inter-iteration parallelism and cell utilization by allowing different iterations of the loop to partially overlap ([Rau 1996](#)).

Modulo-scheduled loops present a prologue part, an iterated steady state part and an epilogue part. The host processor communicates the desired number of iterations to the accelerator and the length of prologue, steady state and epilogue. It also dictates if some scalar inputs or outputs, global to the kernel, have to be connected to array cells.

The control unit program counter is incremented on every clock cycle until it completes the prologue and the first iteration of the steady state, then it goes back at the start of the steady state, looping through it for the requested number of iterations. Execution is terminated with
Table 4.6. Characteristics of EGRAs optimized for different benchmarks

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>mesh size</th>
<th>cells type</th>
<th>ALU cluster type</th>
<th>memory (bits)</th>
</tr>
</thead>
<tbody>
<tr>
<td>aifir</td>
<td>3x3</td>
<td>6 C 1 MU 2 M</td>
<td>3-AL 2-SL</td>
<td>1 024 x 2</td>
</tr>
<tr>
<td>autocor</td>
<td>2x3</td>
<td>4 C 1 MU 1 M</td>
<td>3-ASL 2-AL</td>
<td>128</td>
</tr>
<tr>
<td>fbital</td>
<td>3x3</td>
<td>6 C 3 M</td>
<td>3-AL 2-ASL</td>
<td>4 096 x 3</td>
</tr>
<tr>
<td>fft</td>
<td>5x3</td>
<td>9 C 4 MU 2 M</td>
<td>2-AL 2-ASL</td>
<td>4 096 x 2</td>
</tr>
<tr>
<td>life</td>
<td>4x4</td>
<td>15 C 1 M</td>
<td>3-ASL 2-AL</td>
<td>4 096</td>
</tr>
<tr>
<td>rawdaudio</td>
<td>5x3</td>
<td>14 C 1 M</td>
<td>2-ASL 1-L</td>
<td>2 048</td>
</tr>
<tr>
<td>viterb</td>
<td>5x3</td>
<td>9 C 6 M</td>
<td>3-ASL 2-ASL</td>
<td>512 x 6</td>
</tr>
<tr>
<td>generic</td>
<td>5x5</td>
<td>15 C 4 MU 6 M</td>
<td>3-ASL 2-ASL</td>
<td>4 096 x 6</td>
</tr>
</tbody>
</table>

a: ALU clusters; MU: multipliers; M: scratchpad memories
b: ALUs in each row and supported operations. A: arithmetic; S: shift-rotate; L: bitwise logical. For example, 2-AL represent a row with 2 ALUs supporting arithmetic and logic operations, but no shifts/rotates.

4.4.2 EGRA operations

The EGRA can be set in two operational modes: DMA mode and execution mode. DMA mode is used to transfer data in bursts to the EGRA, and is used both to program the cells (including initial content of the cells’ output registers) and to read/write from scratchpad memories. Scratchpad memory transfers can happen either around a loop, or at program initialization if the scratchpads are used to store read-only look-up tables. In execution mode, the control unit orchestrates the data flow between the cells as explained earlier in this section.

Chapter 5 describes how EGRA instances can be integrated in a computing systems. Most extensible processors, like Altera NiosII or Tensilica Xtensa, support variable-latency custom instructions; in this case, after execution mode is triggered by invoking a special instruction on the host processor, the host processor can stall until the loop is completed and the EGRA asserts a “done” signal. By embedding input and output vectors entirely in scratchpad memories, a kernel can be run with a single special instruction, possibly surrounded by DMA transfers.
Table 4.7. Synthesized EGRA instances area and critical path

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>area (µm²)</th>
<th>crit. path (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>aifirf</td>
<td>600 454</td>
<td>2.06</td>
</tr>
<tr>
<td>autcor</td>
<td>648 734</td>
<td>2.03</td>
</tr>
<tr>
<td>fbital</td>
<td>974 547</td>
<td>1.89</td>
</tr>
<tr>
<td>fft</td>
<td>1 136 287</td>
<td>2.15</td>
</tr>
<tr>
<td>life</td>
<td>1 332 020</td>
<td>1.71</td>
</tr>
<tr>
<td>rawdaudio</td>
<td>750 951</td>
<td>1.59</td>
</tr>
<tr>
<td>viterb</td>
<td>1 018 894</td>
<td>1.98</td>
</tr>
<tr>
<td>generic</td>
<td>2 699 577</td>
<td>2.16</td>
</tr>
</tbody>
</table>

Table 4.8. Initiation Interval (II) and parallelism achieved by loop kernels executing on the EGRA

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>II</th>
<th>avg. active cells/cycle</th>
<th>avg. ops/cycle</th>
</tr>
</thead>
<tbody>
<tr>
<td>rawdaudio</td>
<td>15</td>
<td>2.6</td>
<td>5.2</td>
</tr>
<tr>
<td>fft</td>
<td>3</td>
<td>5</td>
<td>8</td>
</tr>
<tr>
<td>life</td>
<td>9</td>
<td>8.25</td>
<td>16.25</td>
</tr>
<tr>
<td>fbital</td>
<td>3</td>
<td>3.33</td>
<td>5</td>
</tr>
<tr>
<td>autcor</td>
<td>2</td>
<td>4</td>
<td>5.5</td>
</tr>
<tr>
<td>aifirf</td>
<td>2</td>
<td>4.5</td>
<td>7.5</td>
</tr>
<tr>
<td>viterb</td>
<td>3</td>
<td>5.6</td>
<td>10</td>
</tr>
</tbody>
</table>

4.4.3 Experimental results

To analyze the performance of the architecture template mesh, the parametric RTL design for the cells and control unit was implemented and validated. Various EGRA instances performance figures were retrieved using Synopsys Design Compiler to synthesize them on TSMC 90nm front-end cell libraries.

Loop kernels from seven benchmarks were considered: aifirf (fir filter), autcor (autocorrelation calculation), fbital (bit allocation algorithm), viterb (convolutional packet decoding), fft (Fourier transform) from the EEMBC automotive and telecommunications suites (Halhill [2000]), rawdaudio (audio decode) from MiBench (Guthaus et al. [2001]), life (game of life) from MIT bitwise benchmarks (Bitwise [1999]).

Choosen kernels were simple enough to be scheduled by hand, and yet illustrative of applications from different fields and with different memory and computational requirements. For example, fft requires the highest number of multipliers, viterb makes good use of multiple memories, while rawdaudio and life include mostly arithmetic operations.

For each benchmark, a custom-tailored EGRA was designed; Table 4.6 shows the characteristics of each of these specific architectures: the number of cells in the array, their type (ALU clusters, multipliers or memories), the type of ALU cluster used, and the total amount of memory present in the array. Table 4.7 reports total area and critical path of the different designs after synthesis. These architectures were instrumental in validating the EGRA model and to obtain initial indications on the EGRA capabilities.
The last row of Table 4.6 and Table 4.7 show the characteristics of a generic EGRA mesh, i.e., an array that was designed so that all benchmarks kernels analysed could be mapped onto it. Such array configuration is actually the one shown in Figure 4.11 and consists in a 5x5 mesh, with an area of 2.7mm².

To map kernels into specific and generic architectures, their most intensive loops were extracted; these represented 80% to 99% of the execution time of the whole application in the test cases considered. Arithmetic-logic operations of kernels were then grouped so that every group could be mapped onto one ALU cluster cell, and modulo scheduling was performed (Figure 4.12). While done manually in this study, algorithms exist for these steps to be automated (e.g.: Mei et al. [2002] and the one illustrated in Chapter 5).

The effectiveness of the acceleration is heavily dependent on the degree of parallelism of the benchmarks. This in turn depends on the presence of dependencies in the loop, as well as on the distribution of the different operation types. The amount of parallelism obtained is shown by the average number of cells or operations that are active at any clock cycle. This data, and the initiation interval (II) obtained in each mapping, is summarized in Table 4.8.

To obtain speedups of EGRA-accelerated execution, as opposed to microprocessor-only, each benchmark was run through SimpleScalar/ARM, tuned to simulate an XScale processor with a 624 MHz clock[1]. The number of cycles needed to run the kernels on the XScale was then compared with those needed on various EGRA architectures. Figure 4.13 shows the speedup obtained by running benchmarks on a processor powered either with the application-specific EGRAs of Table 4.6 (labeled specific) or with the generic one of Figure 4.11.

As it can be observed, speedups as high as 21x can be obtained in the best case. Speedups on the generic architectures are marginally lower for benchmarks that do not need multiplications, due to the slightly bigger critical path associated with multiplier cells. A strategy to leverage

---

[1] 624 MHz is the maximum working frequency of the XScale PXA310 processor, also fabricated in 90nm technology.
Figure 4.14. Comparison of speedups obtained by EGRAs with different characteristics: fully-featured instances, single-ALU instances and EGRAs without embedded memories.

differences in critical paths to ease routing by combinatorially chaining cells is presented in Chapter 5.

For three specific kernels, fbital, autcor and aifirf, we additionally compared the architectures of Table 4.6 with limited ones, in order to assess the advantage provided by the characteristics of the EGRA. In particular, we substituted ALU clusters with single-ALU cells, and avoided the usage of memory cells. The former shows the advantages of evaluating whole expressions in a cell as opposed to single operations; the latter causes all communication to go through the host processor and assesses the benefit of embedding memory in the array.

Results, plotted in Figure 4.14, show that both ALU clusters and scratchpad memories are beneficial to increase speedups on benchmark applications. In the absence of those, the net speedup is, in some cases, minimal. On the other hand, the two features are substantially orthogonal. Clustered cells have the advantage of allowing complex operations to be executed in a single clock cycle; complementarily, memory-capable EGRAs fare better compared to memory-less templates thanks to the parallelization of load/store operations on different scratchpads. Therefore, depending on the benchmark, either or both features can improve the speedups obtained by the EGRA. This is true either when kernels are mapped to custom-tailored instances or to the generic one represented in Figure 4.11.

4.5 EGRA memory interface

This section presents the investigation of the EGRA at the memory interface level: it describes the various interfaces that can be implemented by the EGRA template, and their exploration and performance.
4.5.1 Memory architecture

As discussed in Section 4.2, an aspect of paramount importance in designing an efficient accelerator is the implementation of its storage requirements. The EGRA template enables exploration of different solutions: a data register is provided at the output of computational cells, memory cells can be scattered around the array (an approach similar to the PACT-XPP architecture, Baumgarte et al. 2003), and a scratchpad memory can be instantiated outside the reconfigurable mesh (as has been proposed by DREAM, Campi et al. 2007). Memory solutions can be freely mixed to better suite requirements, and comparative studies can be carried out with different loads.

Different memory instantiations are better suited for different tasks, as registers of computational cells are usually employed to pipeline computation, while memory cells and the external scratchpad can store input/output data array and intermediate results. Data can be either read-only during execution, implementing look-up table or substitution boxes, or it can be writable by computational elements as directed by configuration words, which drives the write-enable and read-enable signals during loop executions. Data can be exchanged from and to the host system around execution via DMA transfers.

Both memory cells and the scratchpad are configurable in size and supported addressing modes (from 8 to 32 bits), and can store both signed and unsigned values. The scratchpad can have between one and four read-write ports. Multiple arrays can be placed in a single memory block by providing base addresses in the memory control word. This strategy streamlines the interface towards the computational cells, as only the index of the required data is to be presented to the memory, which transforms it according to its configuration to obtain the local memory address. At every clock cycle, sources for array index and data inputs, as well as addressing mode and base address, can be changed as needed by the mapped application.

4.5.2 Architectural Exploration

To evaluate design choices on test cases, kernel mapping of the applications described in Section 4.4.3 were further investigated. For each kernel, ad-hoc EGRA instances were designed, presenting different memory structures: either memory cells scattered around the mesh, or a single scratchpad with a number of read and write ports between one and four. The architectural choices, along with the data-flow graph dependencies of the kernels, determine the II (Initiation Interval) achievable by modulo scheduling kernels iterations, as they limit the number of loads and stores being performed in a single clock cycle. Table 4.9 summarizes the number and type of employed cells, as well as resulting II of mapped computational kernels; Table 4.10 shows resulting area and loop initiation time of the configurations, determined as II * critical path.

Figures 4.15 and 4.16 plot the occupied silicon area of the instances and their performance, expressed in time used to execute a kernel loop iteration, the latter being calculated by multiplying the maximum operational clock frequency and the loop II. The two graphs, therefore, represent the costs and benefits of the architectural choices.

A number of insights can be derived by analyzing the results. The area cost of adding ports depends on two factors: the area of the memory itself and that of the computational cells used to provide the indexes to access memory locations. Memory area in turn is affected by memory size and by the number of cells it is connected to, the second factor impacting the width of multiplexers connecting data to and from the mesh. Port addition is, for example, particularly
Table 4.9. Scratchpad and memory-cells based EGRA instances characteristics, tailored to different benchmark kernels.

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Memory arrangement</th>
<th>Mesh structure</th>
<th>Kernel Initiation Interval (II)</th>
</tr>
</thead>
<tbody>
<tr>
<td>autocor</td>
<td>memory cells</td>
<td>4 C 1 MU 1 M</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1port</td>
<td>3 C 1 MU</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>3 C 1 MU</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>3 C 1 MU</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>3 C 1 MU</td>
<td>1</td>
</tr>
<tr>
<td>fft</td>
<td>memory cells</td>
<td>9 C 4 MU 2 M</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1ports</td>
<td>5 C 4 MU</td>
<td>10</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>5 C 4 MU</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>5 C 4 MU</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>5 C 4 MU</td>
<td>5</td>
</tr>
<tr>
<td>viterbi</td>
<td>memory cells</td>
<td>14 C 6 M</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1ports</td>
<td>12 C</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>12 C</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>12 C</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>12 C</td>
<td>4</td>
</tr>
<tr>
<td>life</td>
<td>memory cells</td>
<td>14 C 2 M</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1ports</td>
<td>15 C</td>
<td>10</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>20 C</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>28 C</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>32 C</td>
<td>3</td>
</tr>
<tr>
<td>aifirf</td>
<td>memory cells</td>
<td>6 C 1 MU 2 M</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1ports</td>
<td>5 C 1 MU</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>5 C 1 MU</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>5 C 1 MU</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>5 C 1 MU</td>
<td>2</td>
</tr>
<tr>
<td>fbital</td>
<td>memory cells</td>
<td>6 C 3 M</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1ports</td>
<td>6 C</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>6 C</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>6 C</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>6 C</td>
<td>3</td>
</tr>
<tr>
<td>rawdaudio</td>
<td>memory cells</td>
<td>14 C 1 M</td>
<td>15</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1ports</td>
<td>15 C</td>
<td>15</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>15 C</td>
<td>15</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>15 C</td>
<td>15</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>15 C</td>
<td>15</td>
</tr>
<tr>
<td>histogram</td>
<td>mem cells + 1port scratch</td>
<td>3 C 1 M</td>
<td>3</td>
</tr>
</tbody>
</table>
Table 4.10. Achieved performance of scratchpad and memory-cells based EGRA instances executing benchmark kernels.

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Memory arrangement</th>
<th>Instance critical path delay (ns)</th>
<th>Loop initiation time (ns)</th>
<th>Instance area (µm²)</th>
</tr>
</thead>
<tbody>
<tr>
<td>autcor</td>
<td>memory cells</td>
<td>1.7</td>
<td>3.40</td>
<td>648 734</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1port</td>
<td>1.75</td>
<td>3.50</td>
<td>648 142</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>1.75</td>
<td>1.75</td>
<td>701 170</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>1.76</td>
<td>1.76</td>
<td>710 994</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>1.81</td>
<td>1.81</td>
<td>962 802</td>
</tr>
<tr>
<td>fft</td>
<td>memory cells</td>
<td>2.15</td>
<td>12.90</td>
<td>1 136 287</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1port</td>
<td>2.14</td>
<td>21.40</td>
<td>915 871</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>1.98</td>
<td>11.88</td>
<td>930 067</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>2.01</td>
<td>12.06</td>
<td>995 157</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>2.12</td>
<td>10.60</td>
<td>1 360 855</td>
</tr>
<tr>
<td>viterbi</td>
<td>memory cells</td>
<td>1.98</td>
<td>5.94</td>
<td>1 018 894</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1port</td>
<td>1.61</td>
<td>9.66</td>
<td>874 416</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>1.75</td>
<td>8.75</td>
<td>1 172 240</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>1.77</td>
<td>7.08</td>
<td>1 236 547</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>1.79</td>
<td>7.16</td>
<td>1 299 307</td>
</tr>
<tr>
<td>life</td>
<td>memory cells</td>
<td>1.71</td>
<td>15.39</td>
<td>1 332 020</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1port</td>
<td>1.72</td>
<td>17.20</td>
<td>1 240 715</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>1.77</td>
<td>8.85</td>
<td>1 707 500</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>1.79</td>
<td>5.37</td>
<td>2 383 406</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>1.86</td>
<td>5.58</td>
<td>2 727 323</td>
</tr>
<tr>
<td>aifirf</td>
<td>memory cells</td>
<td>2.03</td>
<td>4.06</td>
<td>567 507</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1port</td>
<td>2.06</td>
<td>6.18</td>
<td>492 584</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>2.11</td>
<td>4.22</td>
<td>512 270</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>2.17</td>
<td>4.34</td>
<td>539 797</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>2.19</td>
<td>4.38</td>
<td>554 112</td>
</tr>
<tr>
<td>fbital</td>
<td>memory cells</td>
<td>1.83</td>
<td>5.49</td>
<td>974 547</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1port</td>
<td>1.84</td>
<td>9.20</td>
<td>770 995</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>1.84</td>
<td>5.52</td>
<td>826 374</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>1.85</td>
<td>5.55</td>
<td>961 702</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>1.87</td>
<td>5.61</td>
<td>1 060 623</td>
</tr>
<tr>
<td>rawaudio</td>
<td>memory cells</td>
<td>1.59</td>
<td>23.85</td>
<td>750 951</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 1port</td>
<td>1.61</td>
<td>24.15</td>
<td>795 286</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 2ports</td>
<td>1.62</td>
<td>24.30</td>
<td>824 635</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 3ports</td>
<td>1.64</td>
<td>24.60</td>
<td>875 082</td>
</tr>
<tr>
<td></td>
<td>scratchpad - 4ports</td>
<td>1.65</td>
<td>24.75</td>
<td>888 178</td>
</tr>
<tr>
<td>histogram</td>
<td>mem cells + 1port scratch</td>
<td>1.33</td>
<td>3.99</td>
<td>5 630 657</td>
</tr>
</tbody>
</table>
Figure 4.15. Area occupation of EGRA instances used to execute the benchmark kernels.

Figure 4.16. Kernel iteration execution time of benchmark application over EGRA instances.
costly in the life case, that employs a quite large memory (1 KB) and mesh. Required computational elements tend to increase as the number of ports grow, if multiple indexes are needed to address the memory ports with maximum parallelism, as in the case or the life benchmark; on the other hand, the autor benchmark requires one more cell when a single ported scratchpad is considered to store an intermediate result lacking two simultaneous reads.

Adding memory ports to the scratchpad memory speeds up execution as long as memory accesses are the bottleneck of the system; after that point, the added memory ports present no execution time benefit (actually, the critical path worsens slightly due to increased circuitry complexity); in the examples provided, going from three to four ports was detrimental on all test cases.

Confronting memory-cells based instances and scratchpad based ones shows how different kernels are better suited to different strategies: kernels presenting a high number of accesses to small data arrays benefit from the parallelism offered by multiple memory cells like in the viterbi kernel, while bigger data collections are better supported by an external memory. Adding multiple ports to the scratchpad ultimately offsets the benefit of scattering the memory in most benchmarks, but with an increased area cost of the resulting array.

Even if memory cells and multi-ported scratchpads are comparatively studied in this work, EGRA instances can freely mix them, as the implementation of the MIT-bitwise histogram kernel shows. The kernel presents a small look-up table array and a bigger data array; the former naturally fits in memory cell, while the latter is better placed in the scratchpad memory. Characteristics of the instance tailored to this kernel can be found in the last row of Table 4.9 while its performance is indicated in Table 4.10.

4.6 Conclusion

This chapter describes the EGRA, and outlines different ways to explore the design space of this architectural template. The EGRA template features complex cells’ design (RACs), various modes of memories implementations and efficient support for modulo-scheduled loops, enabling designers to investigate choices at multiple levels of the architectural hierarchy. Given the EGRA parametric nature, embodied in its machine description, different design aspects can be speedily evaluated, as the machine description parameters provide a simple, unified interface for EGRA instances generation.

The EGRA flexibility is exploited in this chapter to investigate performance of complex RACs, showing how they outperform simpler ones on a set of embedded system benchmarks; its support of heterogeneous cells is instrumental in developing instances mapping whole computational kernels; finally, its capability to instantiate multiple memory types gives insights on trade-offs in implementing storage requirements.

The EGRA template can be further expanded to accomodate other kinds of fixed-function units, and to include layout considerations. For example, irregular mesh topologies could be devised automatically in the presence of different-size processing elements.

The evolution of coarse-grained architectures should not happen in isolation; in particular, the support of an automated mapping methodology of computational kernels onto architectural instances explored in the next chapter presents a natural complementarity to the architectural exploration presented here.
Chapter 5

Application Mapping:
Branch-and-bound Partitioning and Slack-aware Scheduling on Coarse Grained Arrays

5.1 Introduction

An effective methodology to map applications onto CGRAs has to consider multiple constraints, due to the parallel execution paradigm, sparse interconnection topology and, in some cases, heterogenous computational elements featured by these architectures. The first part of the chapter introduces a scheduling framework that automates modulo scheduling on heterogeneous CGRAs, considering an EGRA instance as the target architecture. The scheduler copes with limitations typically present on coarse grained meshes; more than that, it leverages differences in delays of various operations, which a CGRA always exhibits at run-time, to appropriately and effectively route data. We call this ability “slack-awareness”. Slack-aware scheduling is beneficial in a coarse grained reconfigurable environment, as more complex applications can be mapped for a given mesh size and more efficient schedules can be achieved, compared to State of the Art methods.

CGRAs present streamlined control logic and memory capabilities, which in turn tightly constrains the complexity of computational kernels that can be successfully mapped on hardware resources. In order to handle complex applications, it is important to devise efficient strategies to partition kernels into pieces that can be scheduled and processed on such reconfigurable accelerators. The second part of this chapter describes an exact and an iterative solution to the partitioning problem, based on recursive searches over abstract trees. Experimental evidence suggests that the iterative method is computationally feasible even for fairly large kernels. It also achieves a partition quality close to optimality, and of much higher quality with respect to greedy algorithms.
Contributions of this chapter are:

- A novel framework to automate scheduling of computational kernels on coarse grained reconfigurable arrays is described. The slack-aware scheduler here presented is able to chain computation and routing operations to better exploit available architectural capabilities.

- A recursive partitioning algorithm is illustrated. The algorithm can cope with architectural constraints typically present on CGRA meshes: limited computation, control and memory resources.

5.1.1 Kernels scheduling on CGRAs

Many strategies have been proposed to accomplish application mapping on CGRAs; however, all previous efforts consider time in discrete chunks, assuming that each operation executed on a CGRA tile consumes a full clock cycle. Contribution to the research field exposed in this chapter focuses instead on exploiting slack, the difference between the clock period and the critical path of execution of an operation, to combinatorially chain computation and routing. Careful utilization of slack time makes it possible to increase routability on a reconfigurable mesh, leading to higher quality schedules of applications without impacting the working clock frequency.

The intuition behind the approach is presented in Figure 5.1: if communication between cells must be registered, operation B must be executed three cycles after operation A; on the other hand, if cycle time allows it, and unregistered communication is supported, B can be executed immediately after A. This strategy presents no penalty in maximum clock frequency if operation A, and routing data through cells, is fast enough compared to the slowest operation performed on the mesh.

This chapter presents a novel scheduling strategy that considers both registered and unregistered communication among tiles, resulting in an efficient utilization of computational resources, thus allowing the mapping of more complex kernels, and with a better execution performance, than is done by the State of the Art, which consists of slack-oblivious methodologies.

Slack-aware scheduling is evaluated when targeting an Expression Grained Reconfigurable Array instance, as described in Chapter 4, showcasing how scheduling can be adapted to an architectural template of which widely different instances can be derived parametrically, comprising heterogeneous cells and without restrictions on their arrangement. Investigated concepts are anyway more general and applicable to any CGRA architecture featuring registered and unregistered connections among tiles.

5.1.2 Kernels partitioning

CGRAs are able to extract loop-level parallelism from loops typical of embedded and DSP applications, and indeed research efforts have been undertaken to automate the application mapping process, notable examples being the works of Mei et al. [2003], Lee et al. [2003] and the one proposed here. A problem generally overlooked by proposed scheduling frameworks is how to deal with computational kernels whose size exceeds available hardware resources. Exceeding of resources can result from the limitation of three physical entities in the array: the first, obvious one, is the number of cells performing computation (ALUs, or cluster of ALUs); the
5.1 Introduction

Figure 5.1. a) registered and b) unregistered routing through a CGRA mesh.

second, the number and size of internal memories; and the third, less obvious, is the number of configurations that the array can hold.

Loop fission, a compilation technique developed to improve data locality and described by Kennedy and Kinley [1994], is a useful approach in this context. In fact, a well-conceived partition of kernel computation can produce smaller pieces, which a scheduler can map in sequence on CGRA hardware resources. On the other side of the coin, kernels fission introduces issues of its own, as it may add pressure on the limited memory resources present on CGRAs accelerators.

As a simple illustrative example, consider the pseudo-code of a kernel, and its DFG representation, in Figure 5.2-a. If the computational requirement of the kernel exceeds that allowed by the underlying platform, the kernel can be partitioned, as it is done in the example along the dashed line.

The resulting partition includes two sub-kernels (Figure 5.2-b), each of which has a decreased operation count and depth, but an increased memory footprint. In fact, all edges crossing partition boundaries (corresponding to scalar variables \( c \) and \( d \) in the example) must be promoted to arrays, so that the values produced at each iteration can be stored in internal memory, and later passed on from one sub-kernel to the other.

The storage capacity needed by a sub-kernel is therefore the sum of 1) the memories already referenced by the computation of the sub-kernel itself and 2) those created by the partitioning. In the example, the storage capacity needed by the first sub-kernel is: the size of \( aArr \), plus the size of the two newly created memories (each needing \( Iter \) items, \( Iter \) being the loop iteration count).

The second part of this chapter presents an efficient algorithm for partitioning loops to be executed on CGRAs. The inspiration from the proposed algorithm is taken from one published in a different field, that of Instruction Set Extensions identification. In particular, the employed branch-and-bound methodology is mutated by the one introduced by Atasu et al. [2003] and refined by Pozzi et al. [2006]. The algorithm is adapted to fit our slightly different needs, it is applied for the first time to loop partitioning, and its efficiency is investigated.

Sections 5.5 and 5.6 illustrate and evaluate an exact and an iterative technique to perform kernel partitioning under constraints present in CGRA architectures: limited computation, memory and configuration resources. Results are compared with a state of the art algorithm, the cluster-based greedy algorithm described by Purna and Bhatia [1999]. We show that the proposed algorithm performs partitionings of tangibly better quality than Purna and Bhatia [1999], while still scaling gracefully as problem size increases.
Figure 5.2. Pseudo-code and related DFGs of a small computational kernel, for the sake of an example, (a) before and (b) after partitioning. Partitioning causes a decrease in the size and depth of the graphs to be mapped onto hardware, but it increases their memory needs, as each edge crossing partition boundaries requires memory to store data passed between sub-kernels.

The present chapter details novel strategies to perform partitioning and scheduling of kernels. Comparisons with related efforts proposed in literature are provided in Section 5.2. Content of the chapter than illustrates the slack-aware scheduling strategy in Sections 5.3, providing experimental evidence of its performance in Section 5.4. A novel technique for kernel partition, based on branch-and-bound recursion, is detailed in Sections 5.5 and 5.6.

To better highlight effectiveness of the two frameworks, partitioning and scheduling are evaluated separately. Nonetheless, they are conceptually part of a unified framework to automate mapping of computational kernels onto CGRA accelerators. A comprehensive evaluation of the two interfaced environments it therefore a natural extension of the research presented in this chapter, and is planned as future work.
Table 5.1. CGRA scheduling methodologies.

<table>
<thead>
<tr>
<th>Scheduling strategy</th>
<th>Spatial</th>
<th>Modulo</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPKM</td>
<td>Yoon et al. [2008]</td>
<td>DRESC, Mei et al. [2002]</td>
</tr>
<tr>
<td>SMP</td>
<td>Ahn et al. [2006]</td>
<td>Hatanaka and Bagherzadeh [2007]</td>
</tr>
</tbody>
</table>

## 5.2 Related Work

### 5.2.1 Scheduling

An evolution pattern among proposed CGRAs has brought researchers to consider increasingly complex computational cells. Early proposed CGRAs, in fact, used tiles made of single ALUs (as exemplified by Morphosys, Lee et al. [2000] and ReMarc, Miyamori and Olukotun [1999]), while later designs employed more complex building blocks, able to evaluate expressions (groups of operations), as in PACT-XPP (Baumgarte et al. [2003]) and Montium (Heysters and Smit [2003]). The difference in computation time among operations supported by tiles increases with their complexity, as some expressions can be evaluated faster than others.

The transition from homogeneous to heterogeneous structures has been another recent development; notable implementations of heterogeneous CGRAs include RSPA, introduced by Kim et al. [2005] and Chameleon (Tang et al. [2000]). Heterogeneity is another factor increasing differences in computation time, as slower and faster cells have to cohabit on the same array.

It is worth mentioning that the present, slack-aware, approach is not only important in presence of heterogeneous and/or complex cells. Granted that heterogeneity in tiles’ computation times increases in these scenarios, an important point to note is that reconfigurable architectures, even when homogeneous, always exhibit heterogeneous computation times in tiles, depending on operations executed on cells. If a tile containing an ALU is configured to perform an addition, while another is configured to perform a boolean operation, their delay will vary greatly, even though the two tiles are identical (as in homogeneous architectures).

Slack awareness aims at exploiting this imbalance to improve routability. To do so, the output register of each tile in a mesh must be by-passable, so that combinatorial (same-clock) chains of operations can be executed in different cells. While standard in FPGAs’ logic elements, this mechanism is not typically present in CGRAs. It is instead a feature of the EGRA architectural template described in Chapter 4 target of the mapping methodology introduced here.

Slack-aware scheduling improves on approaches previously proposed in literature. Some of these efforts, taking inspiration from FPGA placing and routing, have considered spatial mapping as a way to maximize execution parallelism. Examples of this strategy are SPKM, authored by Yoon et al. [2008] and SMP Ahn et al. [2006]. These works acknowledge the dual function (computation and data routing) of CGRA cells but neglect the opportunity to combinatorially chain cells to speed up execution.

A modulo scheduling approach has instead been taken by Mei et al. [2002], Hatanaka and Bagherzadeh [2007] and Park et al. [2006]. In these papers, both space and time dimensions are considered during mapping—as opposed to a spatial approach—borrowing from
the modulo scheduling technique employed on VLIW architectures (described by Rau [1996]). However, proposed modulo scheduling algorithms for CGRAs also overlook critical paths issues by assuming only registered connections between tiles, so that each operation consumes an entire clock cycle. This presents a negative performance impact, as shown in the experiments section, in both cases of spatial and modulo scheduling.

Another approach is Kim et al. [2005] research on resource pipelining, investigating how slow tiles can be pipelined and integrated with faster ones. We go one step further, as slack-aware scheduling can be applicable even when the divide between “slow” and “fast” tiles is not clear-cut and, again, when the execution time on a given tile depends on the operation scheduled onto it, dictated by configuration.

5.2.2 Partitioning

Application partition to cope with limited hardware resources is also the focus of many research efforts, as it presents itself in a variety of scenarios.

The first scenario is that of partitioning methodologies targeting FPGAs. Kaul and Vemuri [1998] propose an NLP formulation to optimally solve temporal partitioning of applications for time-multiplexed FPGAs. This approach assumes an application is split in well-formed tasks beforehand, and does not scale above a limited number of tasks. The same problem is tackled by Liu and Wong [1998] by adapting the Kernighan-Lin (KL, Kernighan and Lin [1978]) network-flow based algorithm to directed graphs; however the KL approach cannot directly guarantee that the number of edges in each sub-graph, and therefore the memory requirements of a sub-graph, is within given bounds.

In the context of high-level synthesis, Purna and Bhatia [1999] propose a cluster-based heuristic to map DFGs to multi-FPGA boards while minimizing communication bandwidth. The algorithm has a linear complexity but, as highlighted in Subsection 5.5.5, often fails to identify good candidate partitions, especially when dealing with fairly complex computational kernels.

Instruction Set Extension (ISE) identification aims at identifying groups of operations to be implemented as custom functional units with constrained inputs and outputs. Research in these direction has been undertaken by Yu and Mitra [2004] and Pozzi et al. [2006] among others. Given the high similarity between the ISE problem and the one tackled here, the pursued strategy is to adapt an efficient ISE algorithm, the one proposed by Pozzi et al. [2006], to the scenario of loop partitioning. The algorithm illustrated in Section 5.5 presents a different set of constraints to the one in the paper by Pozzi, and it is here proposed for a different aim, that of loop partitioning, for the first time.

Previous works on kernels scheduling for CGRAs for the most part assume the problem size is small enough, compared to available resources, and present methodologies to map applications. In this context, partitioning can be seen as a necessary pre-processing step, producing computational kernels to be mapped.

In the proposed methodology, based on loop fission, sub-kernels execute until completion for has many iterations as needed, with reconfiguration happening only at their boundaries. An alternative approach is loop disserving, described by Cardoso and Weinhardt [2002a] as applied to the PACT-XPP CGRA, in which the underlying hardware is reconfigured inside loop bodies many times at each kernel iteration. Loop disserving does not need temporary arrays to store intermediate data, but presents a much higher configuration overhead.
5.3 Slack-Aware Scheduling Framework

Goal of a CGRA scheduler is to modulo map a Data Flow Graph (DFG), representing an iteration of a computational kernel, onto the target architecture, i.e., onto a scheduling space representing a computational mesh. This problem is known to be NP-Complete (Shields [2001]), therefore a heuristic is devised to solve it.

Figure 5.3a shows an example DFG to be mapped, while Figure 5.3b exemplifies a possible valid mapping achieved using a slack-aware methodology on a 3x2 EGRA instance with nearest-neighbour connections and composed of four ALU clusters and two memory cells (a detailed overview of the architecture is given in Chapter 4). The graph can be executed in 3 cycles, because it combinatorially chains routing through two tiles between operations 1 and 3 in a single clock cycle.

In a nutshell, the proposed scheduling algorithm starts from an initial mapping that is high performance but possibly invalid, and iterates in search of a valid solution via a simulated annealing strategy. If a valid solution is not found with the currently sought high performance, the performance is lowered and the iteration starts again. Each step of the proposed algorithm will now be explained.

5.3.1 Expansion of the input DFG

To account for the dual use of CGRA cells (computation and routing), the input DFG is expanded by inserting routing nodes. On each edge, the number of routing nodes must be sufficient to completely traverse the scheduling space, whose time dimension is bounded by the maximum as-late-as-possible (ALAP) among operations to be mapped (as defined by Rau [1996]), while its space dimension corresponds to the physical size of the reconfigurable mesh. This approach is an extension of Yoon et al. [2008] from a spatial to a modulo-constrained environment. For each edge:

\[
\text{routing\_nodes\_number}_{(\text{edge})} = \max( N_{\text{ROWS}} + N_{\text{COLS}} - 3, \max(\text{ALAP}(op)) )
\]

In the case of the considered example, this amounts to 2 routing nodes, and the graph is expanded accordingly (Figure 5.4).

Figure 5.3. a) An example DFG and b) Its slack-aware mapping on a 3x2 heterogeneous EGRA.
5.3 Slack-Aware Scheduling Framework

5.3.2 Generation of an initial schedule.

The scheduling space is a three dimensional graph replicating the CGRA structure size, cells’ types and topology $max(ALAP(op))$ times (3 times in the example). The graph edges connect to both the same time plane (representing unregistered connections) and to the following plane (representing registered connections).

To generate an initial schedule, three steps are performed (and illustrated in Figure 5.5a-b): first, operations are placed in the scheduling space on cells that support them and respecting their precedence constraints. Then, routing nodes are mapped to connect such operations, by employing the $A^*$ algorithm (formalized by [Hart et al., 1968]). Finally, redundant routing nodes are deleted; routing nodes can be redundant either because they carry the same data of a node already scheduled on the same position (node 4 or 6, Figure 5.5a-b) or if they are placed at the position of their successor operation node (node 7 and node 9, Figure 5.5a-b).

Figure 5.5c shows the mapped DFG, decorated with registers among planes, and annotated with delays.

In the following, details are given of the second step, routing nodes mapping. Routing nodes on the cells between a scheduled predecessor operation ($cell_{pred}$) and a successor one ($cell_{succ}$) is handled as a problem to find the least costly path between them on the scheduling space. The cost of a routing cell ($cell_{rout}$) is defined as:

$$g(cell_{rout}) = distance(cell_{pred}, cell_{rout}) + max(distance(cell_{pred}, cell_{succ}), (-t_{pred} + t_{succ})) \times \#overused\_cells\_in\_a\_path$$

$$h(cell_{rout}) = distance(routing\_node, cell_{succ})$$

$$cost(cell_{rout}) = g(cell_{rout}) + h(cell_{rout})$$
5.3 Slack-Aware Scheduling Framework

Figure 5.5. a) Expanded DFG mapping on the scheduling space. b) After redundant nodes deletion. c) Resulting DFG with annotation of routing times. The combinatorial chain of nodes 2 and 8 violates the timing constraint.

Figure 5.6. a) Slack Violation Table and b) Modulo Resource Table derived from the scheduling space in Figure 5.5.

where \( g \) is a path-cost function between the predecessor cell and a mapped routing node cell and \( h \) a heuristic function that estimates the remaining hops to the successor cell. \( t_{\text{pred}} \) and \( t_{\text{succ}} \) represent clock cycle planes of predecessor and successor operations, respectively.

5.3.3 Calculating the cost of a schedule.

The initial schedule, constructed in the previous step and shown in Figure 5.5, is not valid, as explained in the following. To check whether a schedule is valid or not, a Slack Violation Table (SVT) and a Modulo Resource Table (MRT) are derived, the former keeping track of timing violation, the latter of resource overuse.

Timing violation occurs when a path from register to register exceeds cycle time. Delays over paths are calculated, and a table is kept that indicates the amount of violation on each
edge. In the example, see Figure 5.5c and 5.6a, the SVT indicates a violation between nodes 2 and 3. Indeed, delay from 2 to 3 accounts to 107% of cycle time, as node 2 is computed at $t = 1$, and its output is routed to the cell below it without registering the result.

Resource overuse occurs when more than what can be supported by a cell is mapped onto it. This can happen in two cases: 1) when a cell is being used to route more than a single value, 2) when a cell is being used to compute an operation, and to route a different value.

Information on resource overuse is stored in the MRT, and a note is needed here on modulo scheduling, to explain the MRT. Modulo scheduling aims at maximizing parallelism by pipelining successive iterations of kernels execution; the distance (in clock cycles) between two iterations is defined as the Initiation Interval (II). To account for pipelining, the scheduling space must be folded according to the II when considering resource overuse; the resulting MRT is composed of exactly II rows, and contains the usage of each resource added modulo II. Figure 5.6b illustrates the Modulo Resource Table for the initial placement in Figure 5.5, considering $II = 1$. It can be noticed that cell 5 is overused, as it hosts node 6-4 at $t = 0$ and node 2 at $t = 1$.

This scheme can be easily extended to more complex topologies, including shared communication links, modeled as resources able to accommodate routing cells only. Indeed, results presented in Section 5.4 do consider local buses.

Once the MRT and the SVT are computed, a placement cost can be derived by adding up overuse and timing violations:

$$placement\_cost = \sum_{\text{cells,buses}} \left( \max\left( (MRT_{i,t} - 1), 0 \right) \right) + \alpha \sum_{\text{edges}} (SVT_{op})$$

where $MRT_{i,t}$ are the elements of the modulo resource table, $SVT_{op}$ the elements of the slack violation table and $\alpha$ a parameter trading off the importance given to each violation type (an $\alpha = 0.3$ was empirically determined as a good balance in the experiments presented in Section 5.4).

5.3.4 Iterating in search of a valid solution.

If the current schedule is not valid, a new one is created: an operation node is unscheduled together with its successor and predecessor routing nodes, freeing up related resources; the operation node is then remapped and related routing is performed to and from the node; a new cost value is computed and the move is accepted depending on its cost and the current (ever-decreasing) temperature. The process is repeated until a valid mapping is found (with $placement\_cost = 0$) or if the maximum number of tries has been reached.

If a valid solution has not been found after a number of iterations, a less aggressive mapping, of lower performance, is tried. This can be obtained by either increasing nodes mobility by augmenting their ALAP, or by increasing the Initiation Interval. The former can be beneficial to overcome timing violations, the latter to alleviate resource overuse.

5.4 Slack-aware Scheduling evaluation

5.4.1 Test architectural parameters

Target platform for evaluation of the benefits of slack-awareness is, in this study, an EGRA instance parametrized as a 5 x 4 mesh, composed by 14 RACs, 4 memory cells and two mul-
5.4 Slack-aware Scheduling evaluation

Considered RACs are composed of five ALUs in two rows, while multiplier cells are capable of both signed and unsigned multiplication, and memory cells are single-ported, 1kB in size and presenting 32-bits data addressing. Cells are connected using both dedicated nearest-neighbour connections and horizontal/vertical local buses. The EGRA instance is illustrated in Figure 5.7; features of the EGRA template detailing its architectural parameters are described in Chapter 4.

Data shown in Tables 5.2 and 5.3, first row, highlight the different critical path of different array tiles, depending on their type. In the case of RAC tiles, the critical path also depends on the operation performed on the cell. Results were obtained synthesizing the EGRA instance RTL implementation employing Design Compiler from Synopsys and TSMC 90nm libraries.

Assuming a clock period equal to the critical path of the slowest cell (the multiplier), Tables 5.2 and 5.3 show, in the second row, the percentage of clock period taken by each cell performing their supported operations. When this percentage is low, some routing hops can be accommodated in the same cycle, as shown in the motivational example of Figure 5.1b. The third row of Tables 5.2 and 5.3 show how many routing hops can be performed after computation and in the same clock cycle, without violating timing constraints. For example, a RAC configured to execute two boolean operations can chain two routing hops before exhausting cycle time, while a memory operation just one; results of a RAC performing two additions in two subsequent rows must be immediately registered.

This data highlights how heterogenous computation times can be leveraged to increase schedulability of kernels without increasing the clock period, and is used to derive scheduling results presented in this section.
Table 5.2. Critical path delay of different RAC operations.

<table>
<thead>
<tr>
<th>RAC</th>
<th>bool-bool</th>
<th>bool-sh</th>
<th>bool-add</th>
<th>sh-sh</th>
<th>sh-add</th>
<th>add-add</th>
</tr>
</thead>
<tbody>
<tr>
<td>critical path (ns)</td>
<td>0.67</td>
<td>0.85</td>
<td>0.98</td>
<td>1.03</td>
<td>1.16</td>
<td>1.29</td>
</tr>
<tr>
<td>% of a 1.37 ns clock period</td>
<td>49</td>
<td>62</td>
<td>71</td>
<td>75</td>
<td>84</td>
<td>94</td>
</tr>
<tr>
<td>routing hops</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Table 5.3. Critical path delay resulting from data routing, multiplication and memory cells read/write operations.

<table>
<thead>
<tr>
<th></th>
<th>route</th>
<th>mult</th>
<th>mem</th>
</tr>
</thead>
<tbody>
<tr>
<td>critical path (ns)</td>
<td>0.31</td>
<td>1.37</td>
<td>0.85</td>
</tr>
<tr>
<td>% of a 1.37 ns clock period</td>
<td>23</td>
<td>100</td>
<td>62</td>
</tr>
<tr>
<td>routing hops</td>
<td>3</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

5.4.2 Experimental methodology

Performance of slack-aware scheduling was evaluated by applying it to two approaches employed in the State of the Art: spatial mapping and modulo scheduling.

In spatial mapping, the scheduling space is two-dimensional, and execution of just one operation on each cell is allowed for every kernel iteration, which is the approach of Yoon et al. [2008] and Ahn et al. [2006]. In modulo scheduling, the scheduling space has both a space and a time dimension, so that different operations can be executed at different times on the same cell (the strategy used by Mei et al. [2002], Hatanaka and Bagherzadeh [2007] and Park et al. [2006]). In each case, each operation consumes an entire clock cycle (slack-obliviousness), or slack-awareness can be applied to allow for combinatorial chains of operations. This leads to the four scenarios depicted in Table 5.4.

5.4.3 Automatically generated data flow graphs

Automatically generated DFGs were scheduled on the EGRA instance presented in Figure 5.7 using the four above-mentioned methodologies. DFGs ranged from 6 to 15 operation nodes, and one hundred of them were considered for each DFG size.

DFGs presented diverse shapes and characteristics: nodes were set to have one or two predecessors, with 50% probability in each case; nodes’ types were randomly assigned with a probability matching the composition of the target mesh (10% multiplications, 20% memory operations, 70% RAC operations). The clock period was set to be equal to 1.37ns (the time used by the slowest operation, multiplication); consequently, allowed unregistered routing for the slack-aware scheduler followed data presented in Tables 5.2 and 5.3. Three thousand simulated annealing cycles were performed before increasing the Initiation Interval; application mapping failed when II reached max(ALAP), a situation where loops are not pipelined at all.

Data plotted in Figure 5.8 shows the percentage of successful mappings for each DFG size.
Table 5.4. Experimental framework.

<table>
<thead>
<tr>
<th></th>
<th>slack-oblivious</th>
<th>slack-aware</th>
</tr>
</thead>
<tbody>
<tr>
<td>Spatial</td>
<td>A</td>
<td>B</td>
</tr>
<tr>
<td>Modulo</td>
<td>C</td>
<td>D</td>
</tr>
</tbody>
</table>

Figure 5.8. Slack-aware vs. slack-oblivious using modulo and spatial scheduling strategies: success rate of test DFGs.

Figure 5.9. Slack-aware vs. slack-oblivious using a) modulo and b) spatial scheduling strategies: achieved Initiation Interval.
Table 5.5. Schedulability and performance of benchmark DFG kernels scheduled using different methods.

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>DFG nodes</th>
<th>Exp. DFG nodes</th>
<th>Scheduling method</th>
<th>Success (%)</th>
<th>II</th>
</tr>
</thead>
<tbody>
<tr>
<td>autocorr</td>
<td>5</td>
<td>35</td>
<td>modulo-sl.aware</td>
<td>100</td>
<td>1.04</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>modulo-sl.obl.</td>
<td>100</td>
<td>1.59</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.aware</td>
<td>98</td>
<td>2.09</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.obl.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>conven</td>
<td>5</td>
<td>35</td>
<td>modulo-sl.aware</td>
<td>100</td>
<td>1.00</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>modulo-sl.obl.</td>
<td>92</td>
<td>2.32</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.aware</td>
<td>77</td>
<td>2.32</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.obl.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aifirf</td>
<td>6</td>
<td>48</td>
<td>modulo-sl.aware</td>
<td>100</td>
<td>2.00</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>modulo-sl.obl.</td>
<td>51</td>
<td>2.25</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.aware</td>
<td>100</td>
<td>2.01</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.obl.</td>
<td>40</td>
<td>2.98</td>
</tr>
<tr>
<td>mpegcorr</td>
<td>8</td>
<td>62</td>
<td>modulo-sl.aware</td>
<td>100</td>
<td>2.66</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>modulo-sl.obl.</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.aware</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.obl.</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td>iquant</td>
<td>9</td>
<td>69</td>
<td>modulo-sl.aware</td>
<td>100</td>
<td>2.08</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>modulo-sl.obl.</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.aware</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.obl.</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td>fbital</td>
<td>9</td>
<td>81</td>
<td>modulo-sl.aware</td>
<td>100</td>
<td>3.22</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>modulo-sl.obl.</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.aware</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>spatial-sl.obl.</td>
<td>0</td>
<td>-</td>
</tr>
</tbody>
</table>

using slack-aware and slack-oblivious mappings, both in a modulo and spatial setting. Modulo scheduling presents a better schedulability than a spatial alternative, as resources can be better utilized; more importantly, the graph highlights that slack-aware scheduling maps more DFGs. For example, 90% percent of 10-nodes DFGs where successfully mapped using slack-aware in modulo scheduling, while the same figure is around 10% for the corresponding slack-oblivious strategy.

In addition to being able to map more DFGs, slack awareness also improves performance of mapped applications. Figure 5.9a compares the average Initiation Interval of DFGs which were successfully mapped, in modulo scheduling, with both a slack-aware and a slack-oblivious strategy. The slack-aware scheduler achieves on average a 33% smaller II, corresponding to a 33% faster execution of the mapped kernel. A similar comparison in a the spatial environment (Figure 5.9b) is less clear-cut because the spatial mapping doesn’t take full advantage of increasing II, so that in most cases either a DFG is mapped right away or is not mapped at all.
5.4.4 Kernels from benchmark applications

DFGs of computational kernels extracted from the EEMBC [1997] benchmark suite were also considered, again employing the EGRA instance described in Figure 5.7 and retaining the simulated annealing parameters used for the previous experiments. Each kernel was mapped one hundred times starting from different initial conditions. Table 5.5 illustrates the size of the DFGs before and after graph expansion, the percentage of successful mappings and the average Initiation Interval achieved with a slack-aware method compared to slack-oblivious one using modulo and spatial scheduling methods.

Results are in line with the ones obtained for randomly generated DFGs: slack-aware modulo scheduling is able to map all six benchmarks, while simpler strategies fail in the three most complex kernels. In all cases, slack awareness improves the chance of a kernel to be successfully mapped and the performance of obtained solutions.

5.5 Kernels partitioning framework

Efficient scheduling strategies, like the one described in the previous sections, increase the complexity of kernels that can be successfully mapped on constrained hardware resources. Nonetheless, applications whose size exceed the capabilities of target architectures must be split into multiple sub-kernels to be properly handled. In the following part of the chapter, a formalization of such partitioning problem is given, together with exact and iterative branch-and-bound strategies to solve it. Obtained solutions are evaluated in comparison with a State-of-the-Art greedy algorithm.

5.5.1 Problem formalization

Let $G\{V, E\}$ be a Direct Acyclic Graph (DAG), where nodes $V$ represent operations executed in an iteration of a computational kernel and $E$ dependencies among operations. Nodes $v \in V$ can be computation nodes or memory-access nodes. In the latter case nodes have an attribute $m_v$ that has an index unique for each array that the kernel processes. Different memory-access nodes can have the same $m_v$ attribute if they read/write on the same array.

A cut $S$ is a sub-graph of $G$, where $S \subseteq G$, containing the nodes assigned to a sub-kernel. A partition $P$ of $G$ is a set of non-overlapping $S_i$ cuts covering all nodes of $G$. Let $IN(S_i)$ be the set of predecessor nodes of those edges crossing the cut boundary into $S_i$, and $OUT(S_i)$ the set of predecessor nodes of edges crossing the cut boundary out of $S_i$.

Goal of partitioning is to assign each node of $G$ to a cut, such that each cut does not violate memory, size, depth and convexity constraints. A merit function is then used to discern lower- and higher- quality solutions among the valid ones. Constraints and merit function are detailed as follows.

**Cut Size.** To cope with the limited number of computation elements present in a CGRA mesh, the size of each cut should not exceed a threshold. Schedulability for a given mesh size, in fact, strongly correlates with the application DFG size, as shown in the works of Yoon et al. [2008] and Ansaloni, Tanimura, Pozzi and Dutt [2011] (the latter illustrated previously in this Chapter) among others.

**Cut Depth.** During execution, CGRAs activate a control word at each clock cycle, so that cells can perform the proper operation at the proper time. CGRAs support a limited number of control words, in turn limiting the maximum depth of DFGs that can be mapped onto them.
5.5 Kernels partitioning framework

Figure 5.10. Sub-kernel depth is limited by available control words: $\text{Depth}(\text{DFG})$ words are necessary if iterations are mapped in sequence (left), while $2 \times \text{Depth}(\text{DFG}) - 1$ are used when employing modulo scheduling (right).

Two scenarios can be envisioned, as illustrated in Figure 5.10 if kernel iterations are subsequently executed on a mesh, $\max \text{Depth}(S_i) = (n\text{CtrlWords} - P)$, were $P$ is a user-defined relaxation parameter to ease DFG scheduling on the reconfigurable mesh. If instead iterations are modulo scheduled (as considered, for example, by Mei et al. [2003]), we have that $\max \text{Depth}(S_i) = (((n\text{CtrlWords} + 1)/2) - P)$ in the case of explicit prologue and epilogue.

Cut memory footprint. As discussed in Subsection 5.1.2 after kernel fission a sub-kernel might require excessive data storage with respect to underlying hardware. Given a cut $S_i$, $M_{S_i}$ is defined as the set of all distinct $m_v$ attributes of each $v \in S_i$. The cardinality of $M_{S_i}$ indicates the internal memory requirement of a cut $S_i$. In addition, $\text{IN}(S_i)$ indicates the number of temporary arrays which are input to the sub-kernel, while $\text{OUT}(S_i)$ the number of arrays that are generated by executing the sub-kernel. The contribution of these three elements must not exceed the amount of memory available in the hardware.

Local and global convexity. Local convexity is a property of a cut, imposing that no path through $G$ exists that exits and re-enters a valid cut $S_i$. The constraint ensures that all inputs to a cut can be ready when the cut is to be executed. Figure 5.11a shows a non locally-convex cut.
Global convexity is instead a property of a partition; it states that once all cuts of a partition are collapsed into single nodes, the resulting graph is acyclic. A globally convex partition allows for at least one order in which sub-kernels can be scheduled in sequence, as each cut $S_i$ can be either a predecessor or a successor of another cut $S_j$ of the partition, but not both.

**Merit Function.** Kernel fission forces a sequential barrier in execution of sub-kernels on a CGRA accelerator. To ensure maximum parallelism given the above-mentioned constraints, the number of sub-kernels should be minimized. A solution employing a small number of large sub-kernels also minimizes the overhead due to reconfiguration and transfer of the data-set in and out of the accelerator.

**Problem Formulation.** The kernel fission problem can now be formalized as follows.

Given a DFG representation of a kernel $G(V,E)$ and indexes of its memory references $m_{v_i}$, find a partition $P = \{S_1, S_2, ..., S_n\}$ of $G$ such that

1) $\forall S_i$, size of $S_i < MaxSize$
2) $\forall S_i$, depth of $S_i < MaxDepth$
3) $\forall S_i$, $|M_{S_i}| + IN(S_i) + OUT(S_i) < MaxMems$
4) all $S_i$ are locally convex, $P$ is globally convex
5) $|P|$ is minimized

The partitioning problem is solved either exactly or iteratively, employing the algorithm described in [Atasu et al. 2003] and later refined in [Pozzi et al. 2006], adapting it to the loop partitioning problem. The explanation of such methodologies is reprised here, for completeness and clarity, stating differences when needed. Firstly, an algorithm is detailed identifying the single largest valid cut given a kernel DFG and architectural constraints. The problem is then expanded to consider a complete DFG partitioning; an exact, but computationally expensive, solution is proposed in Subsection 5.5.3, while much less-expensive iterative one is illustrated in Subsection 5.5.4. In Subsection 5.5.5, instead, the linear-time greedy approach adopted in [Purna and Bhatia 1999] is summarized, used for comparison purposes in Section 5.6.

### 5.5.2 Single cut identification

The single cut identification algorithm starts by a topological sorted graph $G$, where a node $u$ precedes $v$ in the order if $\text{Depth}(u) < \text{Depth}(v)$.

The algorithm uses binary recursion to span an abstract search tree. At each bisection of the tree, two branches are considered, respectively including or excluding a node $v \in G$ from a cut $S$, considering each $v_i$ in topological order.

The size of the search tree thus constructed is obviously exponential, but effective pruning can be performed to restrict the search space. Two straightforward pruning conditions, which are not present in [Pozzi et al. 2006] as they are specific to this problem formulation, examine the depth and the size of the cut when nodes are added to it: if $\text{MaxDepth}$ or $\text{MaxSize}$ are exceeded, adding further nodes to $S$ by expanding the underlying search branch cannot result in a valid solution (it violates underlying-platform resources).

Other pruning conditions are related to subgraph convexity and input-output count, and apply to graphs that are topological sorted. If a cut is non-convex, there is no way to recover local convexity by adding nodes that come later in the topological order (Figure 5.11a). Moreover, the number of inputs $IN(S)$ present in a cut can only increase by adding nodes with greater depth, as is the number of referenced arrays.
5.5 Kernels partitioning framework

Figure 5.12. Single cut identification: abstract search tree of the DFG in Figure 5.11, considering $MaxSize = 3$, $MaxMems = MaxDepth = 2$.

$0 \rightarrow$ node not included in cut, $1 \rightarrow$ node included.

Figure 5.13. Abstract search tree for multiple cuts identification.

Finally, outputs of a cut $S$ become non-recoverable, i.e. they cannot exit $OUT(S)$, once a successor of a node $v \in S$ is excluded from $S$. Consider Figure 5.11b: if node 3 is not part of $S$, adding any further node to the cut will not remove node 1 from $OUT(S)$; these outputs are named permanent and the set containing them $OUT_P(S)$. The pruning condition due to memory constraints is therefore derived as:

$$|M_S| + IN(S) + OUT_P(S) < MaxMems$$

The use of permanent outputs is also described in Pozzi et al. [2006]. The pruning condition is here slightly different as it is the sum of inputs, outputs and internal memories that must be constrained. Figure 5.12 shows the abstract search tree for the simple 4-nodes DFG of Figure 5.11. It can be noticed that just six of sixteen possible cuts are valid (the empty cut is never considered). More importantly, some search region can be pruned away before a leaf is reached.

5.5.3 Exact multiple cuts identification

It is possible to extend the previously illustrated algorithm to multiple cuts, substituting binary recursion with an $N$-ary one, where each branch corresponds to assigning a node to one of $N$ cuts.
Table 5.6. Benchmarks characteristics

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Nodes</th>
<th>Edges</th>
<th>Arrays</th>
<th>Array accesses</th>
</tr>
</thead>
<tbody>
<tr>
<td>fft</td>
<td>22</td>
<td>31</td>
<td>2</td>
<td>8</td>
</tr>
<tr>
<td>rgbcmyk</td>
<td>24</td>
<td>34</td>
<td>2</td>
<td>7</td>
</tr>
<tr>
<td>rgbhpg</td>
<td>30</td>
<td>37</td>
<td>2</td>
<td>10</td>
</tr>
<tr>
<td>rgbiq</td>
<td>33</td>
<td>40</td>
<td>2</td>
<td>6</td>
</tr>
<tr>
<td>viterbi</td>
<td>36</td>
<td>51</td>
<td>5</td>
<td>14</td>
</tr>
<tr>
<td>dct</td>
<td>93</td>
<td>126</td>
<td>3</td>
<td>16</td>
</tr>
<tr>
<td>idct</td>
<td>94</td>
<td>145</td>
<td>3</td>
<td>24</td>
</tr>
</tbody>
</table>

Without loss of generality, symmetric solutions can be avoided by assigning node \( v_1 \) to cut \( S_1 \) unconditionally, let \( v_2 \) be part of either \( S_1 \) or \( S_2 \) and so on, increasing by one the number of possible choices, at each level. The resulting abstract search tree is shown in Figure 5.13.

The lower bound on the number of cuts in a partition is \( K = \lceil |V|/\text{MaxSize} \rceil \), while the upper bound is \(|V|\), which corresponds to assigning every node in \( G \) to a different cut. As discussed in Subsection 5.5.1, partitions employing the smallest number of cuts are desirable. Therefore, a search for solutions employing the smallest possible number of cuts, \( K \), is performed first. If no valid partition with cardinality \( K \) is found, the algorithm proceeds by seeking a valid partition with \( K + 1 \), \( K + 2 \), ..., \(|V| \) cuts.

The exact algorithm is guaranteed to find an optimal solution to the partitioning problem if said solution exists within constraints. However, its exponential complexity makes it intractable in some cases.

This algorithm is very similar to the one presented in Atasu et al. [2003] and Pozzi et al. [2006]. The difference lays in the figure of merit of the problem, which, in turn, guides the search in a different way. In the ISE problem, the merit to be maximised is the collective gain of selected ISEs, i.e. selected subgraphs, and graph nodes that are left-out (branch at 0, in the exact algorithm) do not influence the merit function—they are to be executed in software. In other words, a partition made of few large subgraphs, but also many single-node subgraphs (those left-out), can be an optimal solution in the problem formulation of Atasu et al. [2003] and Pozzi et al. [2006]. However, for the problem tackled here, a winning partition must have minimum cardinality. Correspondently, a branch at 0 is not considered: each node must belong to a subgraph, and a valid partition’s goodness is measured in terms of minimising its cardinality.

In practice, the Exact partitioning algorithm can deal with slightly larger subgraphs than that of Atasu and Pozzi. Graph sizes up to 36 nodes are dealt with in the experimental results, while a size of less than 30 is reported by Atasu et al. [2003].

5.5.4 Iterative multiple cuts identification

The iterative strategy performs single cut identification multiple times, until either all nodes are assigned or no valid partition is found. At the first iteration, the largest cut obeying constraints is optimally identified, and its nodes marked accordingly. Successive iterations optimally search for other valid cuts that exclude already assigned nodes.

This iterative strategy differs from the exact one as it does not guarantee that the partition with smallest cardinality is found, but the solution space is greatly reduced, as the same search tree as in Subsection 5.5.2 is employed multiple times, preserving high efficiency.
5.6 Partitioning experimental evaluation

To compare the proposed partitioning methodologies, kernels were extracted from the EEMBC benchmark suite (EEMBC [1997]); their characteristics are summarized in Table 5.6.

Three round of experiments were conducted, varying the requirement relative to 1) maximum storage, 2) control logic and 3) computation capability, respectively (Figures 5.15–5.17). Executing its implementation on a standard computer, the iterative algorithm converged at
most in a matter of seconds; on the contrary, it was not possible to obtain exact solutions in a reasonable time for the two most complex kernels (dct and idct).

When both exact and iterative did complete, results were similar, in many cases identical; identified partitions where along the lines of solutions an expert programmer would identify, as the dct partition obtained by the iterative algorithm presented in Figure 5.18 illustrates.

On the other hand, in all but the simplest cases, the greedy methodology trailed well behind the ones based on recursive searches, resulting in smaller and more numerous sub-kernels. A graphical comparison of the methods, presented in Figure 5.14 shows how the lack of flexi-
bility of the greedy approach leads to a much worse partition given the same constraints with respect to the iterative and exact solutions. The greedy cluster-based algorithm was particularly ineffectual when big, complex cuts could be identified and exploited, as is the case of the viterbi, dct and idct kernels.

An interesting consideration can be made regarding computation time: while exact partitioning converged quite fast in a few selected cases, it was not able to do it consistently, presenting a hugely different required effort in different settings. Particularly demanding are searches presenting a big gap between the upper threshold in number of cuts ($|V|/MaxSize$)) and the actual cuts necessary for a valid solution. In Figure 5.15, the experiments relative to rgbiq with $MaxMems = 3$ exemplifies this effect.

Table 5.7, second column, compares the relative size of cuts obtained by the greedy and the iterative methodologies, subdivided by benchmark and aggregated on all performed experiments. The metric is computed as

$$(\text{Avg}_{s\text{size}}(\text{iter}) - \text{Avg}_{s\text{size}}(\text{greedy}))/\text{Avg}_{s\text{size}}(\text{greedy}).$$

It can be noticed that cuts obtained by iterative partitionings are on average twice the size of the ones identified by a cluster-based one, and as much as 172% bigger in the case of rgbiq. Comparing in a similar way exact and iterative partitionings results in just 12% difference in average size of cuts (and only 3% in the best case).

### 5.7 Conclusion

This chapter introduced methodologies to map complex data-flow graph, extracted from computational kernels, onto coarse grained reconfigurable arrays. The problem is tackled from two points of view: on one side, slack-aware scheduling is introduced to allow for better utilization of resources, leveraging registered and unregistered connections among CGRA tiles.
Figure 5.18. Partition of dct, iterative strategy, with $Maxsize = 30$, $MaxMems = 7$, $MaxDepth = 10$. 
On the other, a novel loop fission technique is detailed to partition complex kernels into cuts according to architectural constraints.

Slack-awareness leverages differences in computation time to allow for computation and routing operations to be chained in the same clock cycle, increasing schedulability and execution performance for coarse grained meshes supporting either spatial mapping or modulo scheduling. It is particularly beneficial in case of meshes composed by heterogeneous elements and/or complex cells, which most likely presents differences in actual critical path depending on cell type and performed operation.

The partitioning strategy is based on recursive searches over abstract trees, in which each branch considers including or excluding an operation from a sub-kernel. The employed approach is inspired by a previous work on instruction set extensions (Pozzi et al. [2006]), modified to tackle the different scenario of efficient loop fission of kernels, in the context of systems comprising a CGRA accelerator. The problem of single sub-kernel identification is solved optimally, taking into account architectural bounds derived by limited computation, control and memory resources present in coarse grained meshes.

Sub-kernel identification is then extended, both exactly and iteratively, to kernel partition: completely covering the application DFG assigning every kernel operation to sub-kernels. Experimental evidence shows that iterative partitionings result in average sub-kernel size that is only marginally smaller than in the exact case, and twice the size than the one resulting by applying a State-of-the-Art cluster-based greedy algorithm (Purna and Bhatia [1999]). Moreover, the low computational complexity of the iterative partitioning, with respect to the exact one, makes it applicable to more complex cases.

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>iterative/greedy(%)</th>
<th>iterative/exact (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>fft</td>
<td>89</td>
<td>-12</td>
</tr>
<tr>
<td>rgbcmyk</td>
<td>59</td>
<td>-15</td>
</tr>
<tr>
<td>rgbhpg</td>
<td>89</td>
<td>-17</td>
</tr>
<tr>
<td>rgbiq</td>
<td>172</td>
<td>-3</td>
</tr>
<tr>
<td>viterbi</td>
<td>113</td>
<td>-12</td>
</tr>
<tr>
<td>dct</td>
<td>100</td>
<td>-</td>
</tr>
<tr>
<td>idct</td>
<td>66</td>
<td>-</td>
</tr>
</tbody>
</table>

Table 5.7. Relative cut size comparison aggregated by benchmark
Chapter 6

System Integration: EGRA as Intelligent Memory

6.1 Introduction

Among the factors to be taken into account when devising a compact, efficient coarse grained reconfigurable accelerator, tight system integration is of paramount importance. The solution proposed in this chapter interfaces the coarse grained reconfigurable array template (the EGRA) with a host general purpose microprocessor, employing both a custom functional unit interface, to configure the accelerator, and memory mapped ports, to store kernels' datasets.

The approach combines low reconfiguration overhead and computing performance with the flexibility needed for an architectural template – as opposed to a single architecture – to be embedded in a computing system. Experimental evidence shows that RTL-level Hw-Sw co-simulation of EGRA-accelerated systems results in up to 13x speedups over non-accelerated benchmark applications.

Integration is achieved by granting the host visibility of internal EGRA memories. The host knowledge of the EGRA is, in fact, mostly limited to its memory content, an abstraction named “intelligent memory” in literature. Research on intelligent memory aims at embedding computing elements in a memory hierarchy and offloading execution of parallel tasks to them. Intelligent memories are treated as standard RAMs by the host system, and can indeed default to them for non-accelerated tasks.

While small processors and embedded FPGAs have both been proposed to support distributed computation in intelligent memories, CGRAs can be a more promising candidate for this task. This class of architectures combines flexible hardware execution, typical of FPGAs, with fast reconfiguration time and computational density, due to the arithmetic elements that constitute its cells. These characteristics are desirable in the intelligent memory scenario, in which small and computationally intensive kernels of applications are sped up.

The combination of arithmetic and storage capabilities makes the EGRA able to efficiently execute computational kernels in a parallel way, while its smart memory interface avoids data transfers to and from the reconfigurable mesh and its related overhead. An EGRA instance interfaced in this way can be seen as comprising two views: the reconfigurable mesh view composed by heterogeneous coarse grained cells executing computational kernels, and the
intelligent memory view as seen by the host processor.

In this scenario, kernel execution requires minimal intervention from outside the reconfigurable array: the microprocessor host being aware only of "intelligent" memory regions where data manipulations can take place according to some reprogrammable functionality, that can be streamed in (and activated on) the reconfigurable mesh.

The chapter presents a study of expression grained arrays integration as intelligent memories, made feasible by the EGRA template flexibility and the developed hardware/software co-simulation environment. The template features and the architectural parameters, customizable at design time, are detailed in Chapter 4 with integration and co-simulation solutions being the focus of this chapter. The framework allows for RTL simulation of systems comprising a RISC host and an EGRA instance, embedded as components in a System on a Chip (SoC).

The contribution of the chapter is two-fold:

- An intelligent memory scheme is proposed for integrating a Corse-Grained Reconfigurable Array template with a host system. The approach combines low-overhead reconfiguration and the flexibility needed to interface a wide variety of possible EGRA instances.

- A hardware/software co-simulation framework is detailed, able to investigate systems comprising EGRA accelerators and their performance when executing whole benchmark applications, including reconfiguration overhead and non-kernel parts executed by the host.

The reminder of this chapter is structured as follows: Section 6.2 compares the proposed methodology with related research in the field, Section 6.3 details the proposed EGRA-host
6.2 Related Work

Integration of reconfigurable architectural elements to speed up computation in SoC is a fervent research topic. In particular, different solutions have been proposed to overcome the intrinsic limitation of read and write ports available on host processors, which constitutes a bottleneck with respect to the parallel nature of hardware execution. Cong et al. [2005] have proposed the use of shadow registers to make more inputs available to ad-hoc functional units; the solution does not scale over a very limited number of registers and does not address multiple outputs, making it nonetheless viable for mapping basic blocks. A similar strategy is applied by the Chimaera architecture described by Hauck et al. [2004], that replicates a subset of the host register file to make many-inputs operations possible.

In the CGRA field, the host-accelerator interface is usually implemented at the register file level (as in ADRES, Mei et al. [2004]) or with dedicated communication buffers (MorphoSys, Lee et al. [2000], PicoGa, Campi et al. [2007]). The former approach does not scale well as the register file size and port count increases with application complexity, while the latter one suffers from unavoidable time and area overheads as data is transferred between the host and the accelerator memory.

A different perspective is considered by intelligent memory architectures, in which some computational capabilities are directly embedded in RAM structures, as in the IRAM case (Patterson et al. [1997]). This memory-centric approach eliminates the need for dedicated buffers and related data transfers. FlexRAM (Kang et al. [1999]) uses small integer processors to be integrated in memory banks, while ActivePages (Oskin et al. [1998]) employs embedded FPGAs. We suggest that CGRAs are instead better candidates for this type of task if arithmetic operations have to be performed, as they marry efficient hardware execution with a much faster reconfiguration time and a smaller area than fine grained arrays. In fact, CGRAs ability to map arithmetic functions (instead of boolean ones) in their building blocks enables efficient execution of Data Flow Graphs of computational kernels.

CGRAs proposed so far tend to have a fixed structure; the EGRA template instead, thanks to its parametric nature, enables to quantitatively explore many aspects of CGRAs’ architectural design space, as is done by the studies presented in Chapter 4. Given the widely different EGRA instances that can be possibly generated, the integration methodology introduced here aims at being suitable for accelerators with varying degrees of complexity.

To investigate performance of EGRA instances when integrated as intelligent memories in a SoC, features of the hardware/software co-simulation environment provided by SOPCBuilder (Altera [2010]) and Mentor Graphics Modelsim (Altera [2008]) is leveraged. The scope of the concepts presented is anyway not limited to a specific vendor toolchain, and can be adapted to any system whose host that can be expanded with variable-latency custom functional units.

6.3 EGRA-host communication

Envisioning a unified strategy to interface EGRA instances into a computing system presents numerous challenges. First of all, the interface scheme must be flexible enough to accommo-
To configure an EGRA instance, cells must be programmed with the appropriate functionality to be executed at each clock cycle. Cells provide a local configuration memory to store this information, which contains a number of context words, activated in the proper order during kernel execution (the architecture of a generic cell is illustrated in Figure 6.2). Context words include control of the interface part of a cell (e.g.: which are its inputs, if row/column buses must be driven), and that of its internal datapath, specific for each cell type. For RAC cells, this part dictates operations to be executed by each ALU and the routing among RAC rows performed by switchboxes, while in the case of memory cells, it states if a read or write operation should be executed. It can be observed that the length of a context word varies depending on the cell type and the values of related architectural parameters, which are described in Table 6.1. Moreover, only some contexts (of some cells) actively participate in a kernel execution and thus need to be configured.

These two factors lead to a scattered access arrangement of context memories during an EGRA instance configuration phase. Accesses to embedded memories, on the other hand, present a more regular behaviour, their elements being usually read or written in sequence by the host. The scenario calls for a differentiation between configuration transfers and data memory accesses.

In the proposed implementation, illustrated graphically in Figure 6.1, EGRAs reconfiguration is inspired by FPGAs bitstream download: configurations are transferred serially, using a

<table>
<thead>
<tr>
<th>EGRA elements</th>
<th>Design parameters</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Mesh</strong></td>
<td>Size (rows and columns)</td>
</tr>
<tr>
<td></td>
<td>Cell type in each location</td>
</tr>
<tr>
<td></td>
<td>Number of contexts</td>
</tr>
<tr>
<td><strong>RAC cells</strong></td>
<td>Datapath depth</td>
</tr>
<tr>
<td></td>
<td>Number of ALUs in each stage</td>
</tr>
<tr>
<td></td>
<td>ALUs supported operations in each stage</td>
</tr>
<tr>
<td></td>
<td>Flags support (per stage)</td>
</tr>
<tr>
<td></td>
<td>Number of embedded constants</td>
</tr>
<tr>
<td><strong>Multiplier cells</strong></td>
<td>Sign-Unsigned multiplication support</td>
</tr>
<tr>
<td><strong>Memory cells</strong></td>
<td>Size</td>
</tr>
<tr>
<td></td>
<td>Number of read-write ports</td>
</tr>
<tr>
<td></td>
<td>Supported addressing modes</td>
</tr>
<tr>
<td><strong>Scratchpad memory</strong></td>
<td>Size</td>
</tr>
<tr>
<td></td>
<td>Number of read-write ports</td>
</tr>
<tr>
<td></td>
<td>Supported addressing modes</td>
</tr>
<tr>
<td><strong>Control Unit</strong></td>
<td>Control lines number</td>
</tr>
</tbody>
</table>

Table 6.1. Synopsis of machine description parameters
custom instruction interface, to a hardware dispatcher. The dispatcher in turn routes them to the proper location in the cells' configuration memories. By embedding the destination context word index in the program bitstream, contexts can be programmed independently, allowing for partial reconfiguration, ultimately reducing configuration time.

Working data sets (input/output arrays, look-up tables) are instead interfaced with slave ports, mapped in the host system addressing space. Software applications can then access data directly. In this respect, the host views the reconfigurable accelerator as an intelligent memory, able to transform data as opposed to just store it. RISC processors can access a single data item at a time; instead, during EGRA execution, multiple values can be read and written from memories, greatly contributing to overall speedup. Memories can be interfaced with data width of 8, 16 and/or 32 bits, corresponding to arrays of char, short or long values in C language.

6.4 Hardware-Software platform

To test performance of EGRA instances, a hardware/software co-simulation framework was developed, its block scheme being illustrated in Figure 6.3. Commercially available tools are leveraged whenever possible: SOPCBuilder from Altera is used to generate test platforms (comprising custom CGRA accelerators), while the NIOSII software development environment, also from Altera, is employed to compile applications for the systems. Mentor Graphics Modelsim is used to simulate execution, exploiting the SOPCBuilder-Modelsim interface described in Altera [2008]. Finally, critical path and area occupation of EGRA instances are derived with
6.4 Hardware-Software platform

Design Compiler from Synopsys.

Here the custom hardware components and the software ones, developed to generate and test EGRA-enabled systems, are described.

6.4.1 Software components

As outlined in Figure 6.3, inputs of the framework are the machine description of the instance to be evaluated and the description of the scheduled computational kernel(s) to be mapped. Scheduling can be either hand-optimized, as it is done for this study, or derived from a scheduling framework such as the one described in Chapter 5. The description is parsed and transformed in a C header file containing the appropriate bitstream, implemented as a series of control words to be transferred into the instance, controlling execution of the desired functionality.

The header file is then included in the benchmark application, and computational kernels are substituted by configuration code and a single custom variable-latency instruction firing execution. Figure 6.4a illustrates the original code of a kernel contained in the histogram benchmark, Figure 6.4b the code controlling the same functionality when mapped on an EGRA instance. It can be noticed that the latter does not contain an explicit loop, as looping is managed and parallelized by the reconfigurable hardware; indeed, the actual loop execution is composed by just one instruction in this scenario.
#define L 256

……
for (i = 0; i < L; i++) {
    cdf += histogram[i];
    gray_level_mapping[i] = ((cdf >> 6) - (cdf >> 14)) & 0xff;
}

…………………………………

#include "ctrl_words.h"

…………………………………

\ programming EGRA control unit and cells
ALT_CI_WRAPPER_INSTR_INST(6, 0x00020000, 0x00000000);
ALT_CI_WRAPPER_INSTR_INST(7, LOOP_4_LOOP_CTRL_WORDS[1],
LOOP_4_LOOP_CTRL_WORDS[0]);
ALT_CI_WRAPPER_INSTR_INST(7, LOOP_4_LOOP_CTRL_WORDS[3],
LOOP_4_LOOP_CTRL_WORDS[2]);

…………………………………

\ START EXECUTION
ALT_CI_WRAPPER_INSTR_INST(2, 0x80810000, 0x00000000);

…………………………………

Figure 6.4. Example of kernel computation (from histogram benchmark): original C code (a), execution on EGRA instance (b).

6.4.2 Hardware components

EGRA instances are interfaced as components in a SoC, instantiating them inside a component wrapper which connects the EGRA outer signals with the SoC bus and the custom instruction interface. Role of the wrapper is to make deeper architectural levels of instances agnostic of the system conventions; in the present study, the wrapper is the only component that has to be manually edited to adapt it to different instances. Its structure is anyway trivial, mostly dealing with signal renaming, and its generation could be possibly automated in a future refinement of the co-simulation framework.

Apart from the EGRA instance, all other components used in the SoC are standard SOPC-Builder ones: NIOSII/f high-end RISC processor is used to host non-kernel, non-accelerated computation and to program and control the EGRA, while on-chip memory with a single-cycle latency hosts program code and data; finally, a performance counter component is used to collect the number of cycles spent in different phases of execution.
6.5 Experimental results

To measure performance of systems embedding EGRA instances, three benchmark applications from the MIT-bitwise suite (Bitwise [1999]) were studied: bubblesort, histogram and median. For every application, intensive loops were extracted—five are present in the histogram benchmark, while bubblesort and median have three. Kernels were then mapped on EGRA instances and simulated to compare the number of cycles it takes to execute benchmarks on a NIOS-only system, with respect to a NIOS+EGRA system.

Following the experimental methodology employed for EGRA design space exploration

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>mesh size</th>
<th>cells type</th>
<th>RACs structure</th>
<th>memory cells size (bytes)</th>
<th>scratchpad memory size (bytes)</th>
</tr>
</thead>
<tbody>
<tr>
<td>histogram</td>
<td>2x3</td>
<td>4 C</td>
<td>2 M</td>
<td>2-ASL 2-AL</td>
<td>512 x 2 16k</td>
</tr>
<tr>
<td>bubblesort</td>
<td>2x4</td>
<td>5 C 1 MU</td>
<td>2 M</td>
<td>3-ASL 2-AL</td>
<td>512 x 2 0</td>
</tr>
<tr>
<td>median(1)</td>
<td>2x4</td>
<td>7 C 1 M</td>
<td>3-AL 2-L</td>
<td>64</td>
<td>0</td>
</tr>
<tr>
<td>median(2)</td>
<td>2x4</td>
<td>7 C 1 M</td>
<td>3-AL 2-L</td>
<td>64</td>
<td>32k</td>
</tr>
<tr>
<td>generic</td>
<td>2x5</td>
<td>7 C 1 MU</td>
<td>2M 3-ASL 2-AL</td>
<td>512 x 2</td>
<td>32k</td>
</tr>
</tbody>
</table>

Table 6.2. Characteristics of EGRAs optimized for different benchmarks

<table>
<thead>
<tr>
<th>benchmark</th>
<th>Sw execution</th>
<th>EGRA execution</th>
<th>Speedup</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Cycles</td>
<td>Cycles</td>
<td>Config. overhead</td>
</tr>
<tr>
<td>histogram</td>
<td>Whole b.mark</td>
<td>810 751</td>
<td>82 854</td>
</tr>
<tr>
<td>Loop1</td>
<td>115 613</td>
<td>16 390</td>
<td>53</td>
</tr>
<tr>
<td>Loop2</td>
<td>2 059</td>
<td>262</td>
<td>39</td>
</tr>
<tr>
<td>Loop3</td>
<td>344 089</td>
<td>32 777</td>
<td>88</td>
</tr>
<tr>
<td>Loop4</td>
<td>4 883</td>
<td>265</td>
<td>77</td>
</tr>
<tr>
<td>Loop5</td>
<td>344 083</td>
<td>32 774</td>
<td>75</td>
</tr>
<tr>
<td>bubblesort</td>
<td>Whole b.mark</td>
<td>3 805 301</td>
<td>524 121</td>
</tr>
<tr>
<td>Loop1</td>
<td>4 117</td>
<td>262</td>
<td>79</td>
</tr>
<tr>
<td>Loop2</td>
<td>3 798 075</td>
<td>523 271</td>
<td>135</td>
</tr>
<tr>
<td>Loop3</td>
<td>3 090</td>
<td>263</td>
<td>74</td>
</tr>
<tr>
<td>median(1)</td>
<td>Whole b.mark</td>
<td>773 342</td>
<td>77 132</td>
</tr>
<tr>
<td>Loop2</td>
<td>748 671</td>
<td>52 281</td>
<td>171</td>
</tr>
<tr>
<td>median(2)</td>
<td>Whole b.mark</td>
<td>773 342</td>
<td>59 854</td>
</tr>
<tr>
<td>Loop1</td>
<td>15 408</td>
<td>3 084</td>
<td>105</td>
</tr>
<tr>
<td>Loop2</td>
<td>748 671</td>
<td>55 360</td>
<td>159</td>
</tr>
<tr>
<td>Loop3</td>
<td>9238</td>
<td>1 032</td>
<td>74</td>
</tr>
</tbody>
</table>

Table 6.3. Speedups over kernels execution

6.5 Experimental results

To measure performance of systems embedding EGRA instances, three benchmark applications from the MIT-bitwise suite (Bitwise [1999]) were studied: bubblesort, histogram and median. For every application, intensive loops were extracted—five are present in the histogram benchmark, while bubblesort and median have three. Kernels were then mapped on EGRA instances and simulated to compare the number of cycles it takes to execute benchmarks on a NIOS-only system, with respect to a NIOS+EGRA system.

Following the experimental methodology employed for EGRA design space exploration
Experimental results

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>mesh area (mm²)</th>
<th>scratchpad area (mm²)</th>
<th>max. clock freq. (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>histogram</td>
<td>0.45</td>
<td>6.53</td>
<td>507</td>
</tr>
<tr>
<td>bubblesort</td>
<td>0.72</td>
<td>—</td>
<td>565</td>
</tr>
<tr>
<td>median(1)</td>
<td>0.35</td>
<td>—</td>
<td>598</td>
</tr>
<tr>
<td>median(2)</td>
<td>0.35</td>
<td>13.07</td>
<td>598</td>
</tr>
<tr>
<td>generic</td>
<td>1.08</td>
<td>17.54</td>
<td>505</td>
</tr>
</tbody>
</table>

Table 6.4. Area and critical path of EGRAs optimized for different benchmarks

Applications were run on a fully featured NiosII/f system simulated with Mentor Graphics Modelsim. Execution cycles were counted, and compared, for NIOS-only versus NIOS+EGRA, and are reported in Table 6.3. The table shows resulting execution clock cycles, as well as speedup, of EGRA-accelerated execution over software one for every loop and for the three whole benchmarks, as well as the reconfiguration overhead (in cycles). It is interesting to note that substantial speedups are achieved, with a negligible reconfiguration overhead. This highlights the importance of coarse-grain versus fine-grain reconfiguration: a reduced flexibility (leading to extremely small bitstreams) is traded for an increased speedup.

To measure the benefit of an intelligent memory approach (referred as IMem in Figures 6.6 and 6.5), speedups obtained by two less capable solutions were also investigated: in the first case (appl_dma) data was transferred at application boundaries, while in the second (loop_dma) data was explicitly copied in and out of the reconfigurable fabric at every kernel execution. Resulting overheads greatly reduced performance in histogram and median(2), while bubblesort and median(1) are less affected, being dominated by computation intensive loops with small memory footprints. Speedups for every loop, in the intelligent memory and memory buffer settings, are presented in Figure 6.5.

Finally, since comparing clock counts while ignoring latencies can be a pitfall, the template RTL implementations were synthesized using Synopsys Design Compiler and TSMC 90nm front-end libraries. Results are shown in Table 6.4. This table complements the speedup results given earlier in this section, by showing that an execution frequency of over 500 MHz was achieved on all instances.
6.5 Experimental results

Figure 6.5. IMem vs. explicit data transfer speedup over benchmark kernels

Figure 6.6. IMem vs. explicit data transfer speedup over benchmark applications
6.6 Conclusion

This chapter presented and investigated the integration of a Coarse Grained Reconfigurable Architecture template in a computing system as an intelligent memory.

The proposed approach decouples the internal operation of the reconfigurable mesh from its external view, as the accelerator transparently transforms data sets on smart memory regions. The host-accelerator interface differentiates between configuration operations, where data is transferred serially to mesh elements, and execution of accelerated functions, happening transparently in the shared host-accelerator memory. The presented scheme both minimizes configuration overhead and minimizes the need for expensive data transfers to and from the accelerator.

Moreover, the scalability of the approach allows for different architectural instances to be seamlessly integrated, matching the flexibility of the developed architectural template and enabling architectural exploration over different design dimensions.

To investigate performance of benchmark applications over systems embedding EGRA instances, a comprehensive hardware/software co-simulation framework has been developed, enabling inspection of application execution at the RTL level, and allowing precise quantification of execution times.

Accelerated systems allowed for speedups (over whole applications) of up to 13x, while maintaining aggressive critical path and area footprint of parametrically generated EGRA instances.
Chapter 7

Concluding Remarks and Possible Extensions

The Coarse Grained Reconfigurable Array paradigm poses novel challenges in many aspects, spanning the whole hardware stack needed to generate meshes and execute computational kernels, and the software stack that automatically compiles applications onto the reconfigurable hardware.

The thesis presented the following innovations in the field:

- A CGRA architectural template (the Expression Grained Reconfigurable Array) was introduced. Thanks to its parametric nature, the EGRA template enables exploration of the CGRA design space. Three such explorations were presented, the first one focusing on comparative evaluations of different implementations for multi-ALU computational cells, the second on integration of heterogeneous elements with diverse computation and storage capabilities, and the third on solutions for embedding memories inside meshes and/or on their side.

- Novel application mapping techniques were described. On one side, slack-aware scheduling was presented; the scheduler leverages heterogenous critical paths of different operations to combinatorially chain computation and routing during execution, resulting in better schedulability and run-time performance of applications. On the other, a novel partitioning algorithm was detailed, able to efficiently divide complex computational kernels into cuts, schedulable on constrained hardware resources.

- Integration of EGRA instances in complete computing systems was illustrated. The presented hardware/software co-simulation framework allows for system-wide evaluation of SOCs embedding a CGRA accelerator, including the impact of non-kernel code and overhead due to reconfiguration. By decoupling configuration and data transfers, the integration scheme allows for minimization of overheads.

The EGRA architectural template was instrumental in performing the research here described. Every step of the EGRA development, and that of its surrounding ecosystem, opened up new possibilities for further research. This enabling aspect has been one of the most exciting aspects of my PhD studies. The process is never-ending, and I often found myself in the difficult position of deciding which directions to pursue. In the following paragraphs I describe some
of the open research opportunities made possible by the EGRA and by the environment built around it; I leave them as possible future work.

7.1 Local register files

As data is routed through a reconfigurable mesh, temporary values have to be stored in registers private to each cell. Registers are not fundamentally different from any other memory structure, but they present a much smaller size and they support different functionalities with respect to dedicated memory cells and/or scratchpad memories: registers contain scalar data generated by computation, while scratchpads and memory cells store arrays being processed by a computational kernel. The appropriate size of local register files, private to each cell, has been investigated by Bouwens et al. [2007] in the context of the single-ALU ADRES reconfigurable array. The local output registers present in EGRA cells takes inspiration from this study, nonetheless its applicability to a mesh including complex cells like the Reconfigurable ALU Cluster, and supporting combinatorial chaining, would need further investigation.

7.2 Energy and power consumption

The thesis focuses on execution time as a metric to evaluate different design solutions, with the assumption that execution speed can be transformed into energy savings if clever techniques like clock and power gating or dynamic frequency/voltage scaling are applied. Nonetheless, energy and power consumption can also be explicitly explored leveraging the proposed framework. As the EGRA template is synthesizable, switching activities of transistors can be annotated before synthesis, retrieving the power/energy consumed by execution of a kernel for evaluation. Trade-offs using different architectural choices or transistors libraries can than be explored and compared. Architectural features implementing power management policies can be also explored in this way.

7.3 Configurations and data transfer overhead

Relative speedup of computational kernels executing on a CGRA mesh with respect to execution on a host processor is of paramount importance to highlight CGRA effectiveness, but other factors have to be accounted for to have a complete system-wide picture. Specifically, overheads due to data and configuration transfers have to be taken in consideration, as well as the impact of code sections that are kept on the host. In this perspective, the overall speed-up obtained by an application executing on a system that embeds a CGRA is:

$$ speedup = \frac{execTime(nonKernel) + configTime + dataTransferTime + execTime(kernel)}{execTime(SW)} $$

where $execTime(nonKernel)$ is the execution time of non-kernel, non-accelerated code, $configTime$ and $dataTransferTime$ account for the overhead due to configuration and input/output data transfer respectively, and $execTime(kernel)$ is the execution time of kernels executing on the CGRA; $execTime(SW)$ is the execution time of the application when running on the host system only.
The hardware/software co-simulation framework described in this thesis can be used as a virtual prototype to investigate this issue at the architectural level, as it makes possible to compile and simulate applications on systems comprising a microprocessor and an EGRA instance, observing the impact of the different execution phases and different interface mechanisms. Such a study would be a generalization of the one proposed in Chapter 6.

Data transfers minimization should be the goal of any efficient system. The problem is not trivial especially when applications are split into sub-kernels, as proposed in Chapter 5. Effective strategies to schedule sub-kernels to minimize pressure on the memory systems, and avoid as much as possible data transfers out of CGRA internal memories, is a natural extension of the thesis work.

7.4 Architectural meta-model

The EGRA is an architectural template defined at the RTL level. This characteristic allows for a detailed exploration of its instances and for their accurate simulation. The drawback of the approach is the long turnaround time needed to explore the design space. Hardware synthesis, employed to extract area and critical paths figures, is especially time consuming, so that an EGRA meta-model (similar in principle to the one proposed by Mariani et al. [2009]) could greatly broaden the design dimensions that can be explored in a given amount of time, at the price of reduced accuracy of results. A first, fast pruning of a design space using the meta-model followed by a more detailed one using the RTL description could result in both accurate and rapid explorations.
Bibliography


Altera [2008]. *Simulating NiosII Embedded Processor Designs*. 

URL: www.altera.mobi/literature/ug/ug_sopc_builder.pdf

URL: http://www.altera.com/

AMD Corp. [2005]. *AMD Multi-core White Paper*. 


93


URL: http://www.cag.lcs.mit.edu/bitwise/bitwise_benchmarks.htm


EEMBC [1997]. EEMBC website. URL: http://www.eembc.org/


URL: http://www.eecs.umich.edu/mibench/Publications/MiBench.pdf


Intel Corp. [2006]. Intel Multi-Core Processors.

URL: http://public.itrs.net/


URL: http://www.xilinx.com/

